# **Industrial Application Battery Monitoring IC**

# KA49702A Product Standards

The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation Japan and shall not be reproduced without permission from Nuvoton.

Nuvoton is providing document only for reference purposes of KA49702A Battery Monitoring IC based system design. Nuvoton assumes no responsibility for errors or omissions.

All data and specifications are subject to change without notice.

For additional information or question, please contact Nuvoton Technology Corporation Japan. <a href="https://www.nuvoton.co.jp">www.nuvoton.co.jp</a>



#### ■ IMPORTANT NOTICE

Regarding the specifications of this product, it is considered that you have agreed to the quality level and disclaimer described below.

# Support for industry standards and quality standards

| Functional safety standards for automobiles ISO26262 | No    |
|------------------------------------------------------|-------|
| AECQ-100                                             | No    |
| Market failure rate                                  | 50Fit |

#### Disclaimer

- 1. When the application system is designed using this IC, please design the system at your own risk. Please read, consider, and apply appropriate usage notes and description in this standard.
- When designing your application system, please take into the consideration of break down and failure mode occurrence and possibility in semiconductor products. Measures on the systems such as, but not limited to, redundant design, mitigating the spread of fire, or preventing glitch, are recommended in order to prevent physical injury, fire, social damages, etc. in using the Nuvoton Technology Japan Corporation (hereinafter referred to as NTCJ) products.
- 3. When using this IC, for each actual application systems, verify the systems and the all functionality of this IC as intended in application systems and the safety including the long-term reliability at your own risk
- 4. Please use this IC in compliance with all applicable laws, regulations and safety-related requirements that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. NTCJ shall not be held responsible for any damage incurred as a result of this IC being used not in compliance with the applicable laws, regulations and safety-related requirements.
- 5. This IC does not have any security functions using cryptographic algorithms, such as authentication, encryption, tampering detection.
- 6. Unless this IC is indicated by NTCJ to be used in applications as meeting the requirements of a particular industry standard (e.g., ISO 9001, IATF 16949, ISO 26262, etc.), this IC is neither designed nor intended for use in such environments for that applications. NTCJ shall not be held responsible for not meeting the requirements of a particular industry standard.
- 7. Using IC that have been indicated as compliant with industry functional safety standards does not warrant that the application meets the requirements of industry functional safety standards. NTCJ shall not be held responsible for the application compliance with requirements of the particular industry functional safety standard.
- 8. Unless this IC is indicated by NTCJ to be used in applications as meeting the requirements of a particular quality standard (e.g., AECQ-100, etc.), this IC is neither designed nor intended for use in such the environments for that applications. NTCJ shall not be held responsible for not meeting the requirements of a particular quality standard.
- 9. In case of damages, costs, losses, and/or liabilities incurred by NTCJ arising from customer's non-compliance with above from 1 to 8, customer will indemnify NTCJ against every damages, costs, losses and responsibility.



#### Characteristics

- Maximum support 17 battery cells in series
- 2.9mV measurement accuracy with 14 bits voltage ADC for cell voltage, and 6 channels analog input measurement for Thermistor
- Built-in 16 bits Current measurement ADC (Coulomb Counter)
- Low-side Sense resistor Current measurement and monitoring
- Operation mode Active, Standby/Low power; Sleep and Shutdown
- SPI serial communication interface up to 1MHz clock with CRC code correction and watchdog timer
- Built-in ALARM pins for overvoltage, undervoltage, overcurrent and short circuit detection and protection feature
- Support external cell balance MOSFET operation as well
- 2 channels General GPIO Interrupt signal provision for MCU to notify state of operation as well as measurement cycle indication at the available GPIO pins
- N-MOSFET driver: Charge (CHG) & Discharge (DIS) with built-in regulator and FETOFF control pin
- Built in controllable Fuse driver for cells Over-voltage, Overcurrent and Over-temperature monitoring algorithm to serve as secondary protection system
- Regulator (REGEXT) for external circuit power provision with selectable output setting 3.3V/Hi-z, and 50mA drive ability
- Package: TQFP 48L (7x7x1mm³, Lead Pitch 0.5mm)

#### Overview

**KA49702A** is a battery monitoring IC with protection function. With high resolution ADC built-in, this IC is capable to measure battery cell voltage and current level accurately.

Through SPI serial interface, microcontroller unit (MCU) is able to read the status and measured result by this IC.

The ALARM pins alert the MCU with the abnormal condition such as over voltage (OV), under voltage (UV), over current (OC), short circuit (SC), over temperature (OT) and under temperature (UT).

**KA49702A** can support an application with up to 17 batteries cells in series or a maximum voltage of 85V, it is suitable for application with high input voltage such as E-bike, UPS etc.

#### **Applications**

 Pedelec, e-Bike, UPS, Server Backup System, Power Tool, Energy Storage Systems etc

#### System Block Diagram



Notes: This is just an example of a circuit set: it is not guaranteed to function identically to the final production version.

When designing a set for production, make sure to carefully evaluate and verify the circuitry.

## **Representation Characteristics**

Measurement accuracy



Application circuit example (17cells connection), VBAT=62.9V, cell voltage  $\Delta$ Cn ( $C_n$ - $C_{n-1}$ ) = 3.7V, with averaging filter activated ( $\Delta$ DV\_AVE=10)

Ver. 1.40



### **Table of Contents**

| ■ Important Notice                           | 2  |
|----------------------------------------------|----|
| ■ Characteristics                            | 3  |
| ■ Overview                                   | 3  |
| ■ Applications                               | 3  |
| ■ System Block Diagram                       | 3  |
| ■ Representative Characteristic              | 3  |
| ■ Absolute Maximum Ratings                   | 5  |
| ■ Recommended Operating Conditions           | 6  |
| ■ Electrical Characteristics                 | 7  |
| ■ Pin Assignment                             | 16 |
| ■ Pin Description                            |    |
| ■ Application Circuit Example                | 19 |
| ■ Recommended Constant of External Component | 20 |
| ■ <u>Dimensions</u>                          | 21 |
| ■ <u>Usage Notes</u>                         | 23 |



Absolute Maximum Ratings

| Parameter                      | Symbol *1                               | Rating                                  | Unit     | Notes |
|--------------------------------|-----------------------------------------|-----------------------------------------|----------|-------|
|                                | V <sub>VBAT</sub> to GND                | -0.3 to 90                              | V        | *4    |
|                                | V <sub>Vpack</sub> to GND               | -0.3 to 90                              | <b>V</b> |       |
| Supply voltage                 | V <sub>VDD50</sub> to GND               | -0.3 to 5.8                             | >        | *2    |
|                                | V <sub>VDD15</sub> to GND               | -0.3 to 2.0                             | V        | *2    |
|                                | V <sub>REGEXT</sub> to GND              | $-0.3$ to min( $V_{VDD50} + 0.3, 5.8$ ) | V        | *2    |
|                                | Cn (n=0 ~17)                            | -0.3 to V <sub>VBAT</sub> + 0.3         | V        |       |
|                                | SEN, SCL, SDI, FETOFF,<br>GPIOn (n=1~4) | -0.3 to V <sub>REGEXT</sub> +0.3        | V        |       |
| nput Voltage Range             | TMONIn (n=1∼6)                          | -0.3 to V <sub>VDD50</sub> +0.3         | V        |       |
|                                | SRP.SRN                                 | -0.5 to 2.0                             | V        |       |
|                                | VPC                                     | -0.3 to 90                              | V        |       |
|                                | SHDN                                    | -0.3 to 6.0                             | V        |       |
|                                | ALARM1,SDO                              | -0.3 to V <sub>REGEXT</sub> +0.3        | V        |       |
| Output Voltage Range           | GPIOHn (n=1~2)<br>CP1, CN1,CHG, DIS     | -0.3 to 90                              | <b>V</b> |       |
|                                | REGB                                    | SND                                     | V        |       |
|                                | ALARM1,SDO                              | -6.0 to +6.0                            | mΛ       |       |
|                                | GPIOn (n=1∼4)                           | (-12.0 to +12.0)                        | ША       | *3    |
| Output Current Range           | REGB                                    | -5.0 to 0.1                             | mA       |       |
|                                | REGEXT                                  | -50.0 to 0                              | mA       | *5    |
| Allowable Voltage Between Pins | $C_n - C_{n-1} (n=1 \sim 17)$           | -0.3 to 15                              | V        |       |
| Operating junction temperature | T <sub>j</sub>                          | -40 to 125                              | °C       |       |
| Storage temperature            | T <sub>stg</sub>                        | -55 to 125                              | °C       |       |

Notes: Stresses that exceed the absolute maximum ratings may cause fatal damage to the product.

This specifies the maximum rating for stress.

It is NOT a guaranteed operating region because it exceeds the recommended operating conditions.

The reliability of the IC may be affected if it is kept under absolute maximum rating conditions for long periods. Applied external current and voltage to pins should also not exceed the absolute maximum ratings listed here.

Connect these pins on the board and apply the same voltage.

<sup>\*1:</sup> GND is the voltage of pins GND and AVSS which are connected inside the device.

<sup>\*2:</sup> The maximum ratings are allowable unless the power consumption exceeds the power dissipation ratings.

<sup>\*3: +</sup> Polarity is the direction in which current flows into the IC pins.

<sup>-</sup> Polarity is the direction in which current flows out from the IC pins.

<sup>\*4:</sup> V<sub>VBAT</sub> is the voltage of VBAT. It should not exceed the rated 90V.

<sup>\*5:</sup> The output circuit consists of both external components and internal circuitry. Refer to the application circuit diagram.



#### **Power Dissipation Ratings**

| Package                                 | θј-а      | θј-с     | P <sub>D</sub> (Ta = 25°C) | P <sub>D</sub> (Ta=105°C) | Note |
|-----------------------------------------|-----------|----------|----------------------------|---------------------------|------|
| TQFP 48 (7x7x1mm³,<br>Lead Pitch 0.5mm) | 73.0 °C/W | 7.8 °C/W | 1.37 W                     | 0.273 W                   | *1   |

Notes: These characteristics are the reference values for design.

Refer to the PD-Ta characteristics diagram in the package specifications. Thermal design with a sufficient margin is recommended based on the conditions of supply voltage, load, and ambient temperature.

\*1: Mounting board: Glass epoxy 4-layer board without soldered heat spreader measuring 50 mm x 50 mm x 0.8 mm Wiring layer thickness: all layers 0.035 mm, proportion of copper foil: 57% / 100% / 100% / 57%

#### **Recommended Operating Conditions**

Below items must be within the range of Recommended Operating Conditions.

| Parameter                        | Symbol *1                     | Min.   | Тур. | Max.         | Unit | Note |
|----------------------------------|-------------------------------|--------|------|--------------|------|------|
|                                  | $V_{VBAT}$                    | 12.5   | 62.9 | 85           | V    | *1   |
| Supply voltage range             | V <sub>VPACK</sub>            | (12.5) | 62.9 | 85           | V    | *4   |
|                                  | $V_{REGEXT}$                  | 3.0    | 5.0  | 5.5          | V    | *3   |
|                                  | $C_n - C_{n-1} (n=1 \sim 17)$ | 1.0    | _    | 4.8          | V    | *2   |
|                                  | SEN, SCL, SDI                 | 0      |      | $V_{REGEXT}$ | V    |      |
|                                  | TMONIn (n=1∼6)                | 0      | _    | $V_{VDD50}$  | V    |      |
| Innut Valtage Dange              | GPIOn (n=1~4)                 | 0      | _    | $V_{REGEXT}$ | V    |      |
| Input Voltage Range              | GPIOHn (n=1∼2)                | 0      |      | 85           | V    |      |
|                                  | SRP,SRN                       | -0.18  | _    | 0.18         | V    |      |
|                                  | VPC                           | 0      | _    | 85           | V    |      |
|                                  | SHDN                          | 0      | _    | $V_{VDD50}$  | V    |      |
| Operating Ambient<br>Temperature | Ta <sub>opr</sub>             | -40    | 25   | 105          | °C   |      |

<sup>\*1 :</sup> The recommended operating supply range varies due to the characteristics of the external NPN BJT connected to VDD50. Use the parts described in the recommended circuit.

<sup>\*2:</sup> The C<sub>n</sub> - C<sub>n-1</sub> voltage measurement accuracy is not guaranteed if input is less than 2.0 V or more than 4.3 V. Moreover, the measurement accuracy is not guaranteed unless the following conditions are fulfilled. C2 > 2.0 V, C17 > 12 V, VBAT - C17 > -2 V, VBAT - C16 > 1 V

<sup>\*</sup> Cn (n = 1 to 17) and VBAT voltage in this conditions are in reference to GND.

<sup>\*3:</sup> The V<sub>REGEXT</sub> is used in common with the digital IO power supply.

<sup>\*4:</sup> When Vvpack pin operate as supply input, minimum voltage is 12.5V



#### **Electrical Characteristics**

|   | Davamatar              | Cymah al              | Condition                                                                                 |      | Limits  |      | l lmit | Note |
|---|------------------------|-----------------------|-------------------------------------------------------------------------------------------|------|---------|------|--------|------|
|   | Parameter              | Symbol                | Condition                                                                                 | Min  | Тур     | Max  | Unit   | note |
| S | UPPLY CURRENT*1        |                       |                                                                                           |      |         |      |        |      |
|   | VBAT Active Mode       | I <sub>BAT1</sub>     | 250ms intermittent mode<br>ADV_AVE=00                                                     | _    | 260     | _    | μА     | *1   |
|   | VBAT Low Power Mode    | I <sub>BAT2</sub>     | 4s intermittent mode REGEXT=off Coulomb Counter=off FDRV=off Communication=off ADV_AVE=00 | _    | 60      | _    | μА     | *1   |
|   | VBAT Sleep Mode        | I <sub>BAT3</sub>     | REGEXT=off, Communication=off                                                             | _    | 13      | _    | μА     | *1   |
|   | VBAT Shutdown Mode     | I <sub>BAT4</sub>     |                                                                                           |      | 0       | 1    | μΑ     | *1   |
| V | DD50                   |                       |                                                                                           |      |         |      |        |      |
|   | VDD50 Output Voltage   | $V_{VDD50}$           |                                                                                           | 4.75 | 5.0     | 5.25 | V      |      |
|   | VDD50 Base Current1    | IB <sub>VDD501</sub>  | Temp=25°C; VBAT=62.9V                                                                     | 2.6  | 3.3     | 4.0  | mA     |      |
| R | EGEXT                  |                       |                                                                                           |      |         |      |        |      |
|   | REGEXT Output Voltage1 | V <sub>EXT1</sub>     |                                                                                           | VE   | D50 inp | out  | V      |      |
|   | REGEXT Output Voltage2 | V <sub>EXT2</sub>     | 0mA ~ 50mA                                                                                | 3.05 | 3.3     | 3.55 | ٧      |      |
|   | REGEXT Output Current1 | I <sub>EXT1</sub>     | Normal mode                                                                               | 0    | _       | 50   | mA     |      |
| ٧ | DD15                   |                       |                                                                                           | •    | •       |      |        |      |
|   | VDD15 output Voltage1  | V <sub>VDD15_V1</sub> | Active mode No load condition                                                             | 1.45 | 1.50    | 1.55 | V      |      |
|   | VDD15 output Voltage2  | V <sub>VDD15_V2</sub> | Sleep mode No load condition                                                              | 1.40 | 1.50    | 1.60 | V      |      |

<sup>\*1 :</sup> Current consumption is based on the following settings.

- Consumption current is measured based total current from VBAT pin and VDD50 pin.
- All pins no load ;SEN, SCL, and SDI = Low
- Unless otherwise specified, all registers are in the default setting.
   If VDD50 and REGEXT are supplying an external load, this extra current should be included additionally.

<sup>\*2 :</sup> Design reference value not tested during final production inspection.



Unless otherwise noted, the characteristics are specified under the recommended operating condition:

| Parameter                         | Symbol                       | Condition                                                     |            | Limits |     | Unit  | Not      |
|-----------------------------------|------------------------------|---------------------------------------------------------------|------------|--------|-----|-------|----------|
| Farameter                         | Symbol                       | Condition                                                     | Min        | Тур    | Max | Ullit | INOI     |
| ELL VOLTAGE MONITOR               |                              |                                                               |            |        |     |       |          |
| Input Voltage Range               | V <sub>IN1</sub>             | C <sub>n</sub> - C <sub>n-1</sub> (n=1~17)                    | 0          | _      | 5   | V     | *3       |
| Voltage Resolution                | V <sub>RES1</sub>            | 14bits<br>V <sub>RES1</sub> = 5 / 2 <sup>14</sup>             | <u>-</u>   | 0.3    | _   | mV    | *3       |
| Voltage Accuracy0                 | V <sub>ACC_VC0</sub>         | ΔCn = 3.7V<br>ADV_AVE=10                                      | -2.9       | _      | 2.9 | mV    | *3       |
| Voltage Accuracy1                 | V <sub>ACC_VC1</sub>         | ΔCn = 2.0V ~ 4.3 V<br>ADV_AVE=10                              | -3         | _      | 3   | mV    | *1<br>*2 |
| Voltage Accuracy2                 | V <sub>ACC_VC2</sub>         | $\Delta$ Cn = 2.0V ~ 4.3 V<br>Ta = -20°C ~ 65°C<br>ADV_AVE=10 | <b>–</b> 5 | _      | 5   | mV    | *3       |
| Voltage Accuracy3                 | V <sub>ACC_VC3</sub>         | $\Delta$ Cn = 2.0V ~ 4.3 V<br>Ta = -30°C ~ 85°C<br>ADV_AVE=10 | -8         |        | 8   | mV    | *3       |
| Cell Measurement Input<br>Current | I <sub>IN</sub>              | Active mode                                                   | <b>–</b> 5 | _      | 5   | μА    |          |
| Input Leakage Current             | I <sub>LK</sub>              | Shutdown mode                                                 | -1         | _      | 1   | μΑ    |          |
| VER / UNDER VOLTAGE DE            | TECTOR (C                    | OV / UV)                                                      |            |        |     |       |          |
| OV detection threshold step       | V <sub>ACC_OV</sub>          | 2.0~4.5V@6bit                                                 | _          | 50     | _   | mV    | *4       |
| UV detection threshold step       | V <sub>ACC_UV</sub>          | 0.5~3.0V@6bit                                                 | _          | 50     |     | mV    | *4       |
| PACK,GPIOH1,GPIOH2 VOL            | TAGE MON                     | IITOR                                                         |            |        |     |       |          |
| Input Voltage Range               | V <sub>IN2</sub>             |                                                               | 0          |        | 85  | V     | *4       |
| Voltage Resolution                | V <sub>RES2</sub>            | 14bits                                                        | _          | 7.63   |     | mV    | *4       |
| Voltage Accuracy1                 | V <sub>ACC</sub> _           | V <sub>VPACK</sub> = 12.5V ~ 76.5V                            | -0.2       | _      | 0.2 | V     | *1<br>*2 |
| Voltage Accuracy2                 | V <sub>ACC</sub> _<br>VPACK2 | $V_{VPACK} = 12.5V \sim 76.5V$<br>Ta = -30°C ~ 85°C           | -0.5       | _      | 0.5 | V     | *3       |
| Input Leakage Current             | I <sub>HV_LK</sub>           | Shutdown mode                                                 | <b>–1</b>  | _      | 1   | μΑ    |          |

<sup>\*1 :</sup> The  $C_n$  -  $C_{n-1}$  voltage measurement accuracy is not guaranteed if input is less than 2.0 V or more than 4.3 V. Moreover, the measurement accuracy is not guaranteed unless the following conditions are fulfilled. C2 > 2.0 V, C17 > 12 V, VBAT - C17 > -2 V, VBAT - C16 >1 V

Cell (Monitoring) voltage resolution,  $V_{RES1} = V_{IN1}/2^{14} = 5/2^{14} = 0.3$ mV approx. Vpack voltage resolution,  $V_{RES2} = 85.0$ V / 11141 = 7.63mV approx.

<sup>\*</sup> Cn (n = 1 to 17) and VBAT voltage in this conditions are in reference to GND.

<sup>\*2 :</sup> Measurement accuracy value including consideration of input average current and input leakage current.

<sup>\*3 :</sup> Design reference value not tested during final production inspection.

<sup>\*4 :</sup> Voltage resolution Typ. value is an approximate value derived from the Input voltage range Max. value and the number of bits.



Unless otherwise noted, the characteristics are specified under the recommended operating condition: VBAT = 62.9 V, ambient temperature and test circuit reference.

| Parameter                                           | Symbol             | Condition                                                                                     |            | Limits |     | Linit | Note           |
|-----------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------|------------|--------|-----|-------|----------------|
| Farameter                                           | Symbol             | Condition                                                                                     | Min        | Тур    | Max | Ullit | Note           |
| TMONI1-6/ GPIO 1-4 VOLTA                            | GE MON             | ITOR                                                                                          |            |        |     |       |                |
| Input Voltage Range                                 | V <sub>IN3</sub>   |                                                                                               | 0          | _      | 5   | V     | *1             |
| Voltage Resolution                                  | $V_{RES3}$         | 14bits                                                                                        | _          | 0.3    | _   | mV    | *1             |
| Voltage Accuracy1                                   | V <sub>ACC</sub> _ | VIN = 0.4V~4.7V<br>Not use Pull-up Resistance                                                 | -10        | _      | 10  | mV    | *2<br>to<br>*3 |
| Voltage Accuracy2                                   | V <sub>ACC</sub> _ | VIN = $0.4V \sim 4.7V$<br>Not use Pull-up Resistance<br>$T_a = -30^{\circ}C \sim 75^{\circ}C$ | -10        | _      | 10  | mV    | *1             |
| Voltage Accuracy3                                   | V <sub>ACC</sub> _ | VIN = $0.4V \sim 4.7V$<br>Not use Pull-up Resistance<br>$T_a = -40^{\circ}C \sim 85^{\circ}C$ | <b>–15</b> | _      | 15  | mV    | *1             |
| Input Pull-up Resistance                            | R <sub>PU</sub>    |                                                                                               | 7          | 10     | 13  | kΩ    | *4             |
| Input Pull-up Resistance<br>Temperature coefficient | RT <sub>PU</sub>   | $T_a = -30^{\circ}\text{C} \sim 75^{\circ}\text{C}$<br>(with reference to 25°C)               | -1.0       | _      | 1.0 | %     | *1/<br>*4      |

<sup>\*1 :</sup>Design reference value not tested during final production inspection.

Voltage resolution Typ. value is an approximate value derived from the Input voltage range Max. value and the number of bits.

TMONI voltage resolution,  $V_{RES3} = V_{IN3}(Max.) / 2^{14} = 5 / 2^{14} = 0.3 mV$  approx.

- \*3 : Measurement accuracy value including consideration of input average current and input leakage current.
- \*4 : When GPIO1 to GPIO4 are used as voltage monitor input, the internal Pull-up resistance need not be turn on.

<sup>\*2 :</sup>This is the final inspection value before shipping out. The value does not include variations caused by stress applied during board mounting or after board mounting.



Unless otherwise noted, the characteristics are specified under the recommended operating condition: VBAT = 62.9 V, ambient temperature and test circuit reference.

| Parameter            | Symbol                        | Condition                                             |     | Limits |     | Linit | Note           |
|----------------------|-------------------------------|-------------------------------------------------------|-----|--------|-----|-------|----------------|
| Farameter            | Symbol                        | Condition                                             | Min | Тур    | Max | Offic | Note           |
| VDD50 VOLTAGE MONITO | R                             |                                                       |     |        |     |       |                |
| Input Voltage Range  | V <sub>IN5</sub>              |                                                       | 0   | _      | 7.5 | V     | *1             |
| Voltage Resolution   | $V_{RES5}$                    | 14bits                                                | _   | 0.5    | _   | mV    | *1             |
| Voltage Accuracy1    | V <sub>ACC</sub> _<br>VDD501  | VIN = 5.0V                                            | -10 | _      | 10  | mV    | *2<br>to<br>*3 |
| Voltage Accuracy2    | V <sub>ACC</sub> _<br>VDD502  | VIN = 5.0V<br>$T_a = -30^{\circ}C \sim 75^{\circ}C$   | -15 |        | 15  | mV    | *1             |
| Voltage Accuracy3    | V <sub>ACC</sub> _<br>VDD503  | VIN = 5.0V<br>$T_a = -40^{\circ}C \sim 85^{\circ}C$   | -20 | _      | 20  | mV    | *1             |
| REGEXT VOLTAGE MONIT | OR                            |                                                       |     |        |     |       |                |
| Input Voltage Range  | V <sub>IN6</sub>              |                                                       | 0   | _      | 7.5 | V     | *1             |
| Voltage Resolution   | V <sub>RES6</sub>             | 14bits                                                | _   | 0.5    | _   | mV    | *1             |
| Voltage Accuracy1    | V <sub>ACC</sub> _            | VIN = 5.0V                                            | -10 | _      | 10  | mV    | *2<br>to<br>*3 |
| Voltage Accuracy2    | V <sub>ACC</sub> _<br>REGEXT2 | VIN = $5.0V$<br>$T_a = -30^{\circ}C \sim 75^{\circ}C$ | -15 | _      | 15  | mV    | *1             |
| Voltage Accuracy3    | V ACC_                        | VIN = 5.0V<br>$T_a = -40^{\circ}C \sim 85^{\circ}C$   | -20 | _      | 20  | mV    | *1             |

<sup>\*1 :</sup>Design reference value not tested during final production inspection.

Voltage resolution Typ. value is an approximate value derived from the Input voltage range Max. value and the number of bits.

VDD50 voltage resolution,  $V_{RES5} = V_{IN5}(Max.) / 2^{14} = 7.5 / 2^{14} = 0.5 \text{mV}$  approx. REGEXT voltage resolution,  $V_{RES6} = V_{IN6}(Max.) / 2^{14} = 7.5 / 2^{14} = 0.5 \text{mV}$  approx. \*2 :This is the final inspection value before shipping out. The value does not include variations caused by stress

applied during board mounting or after board mounting.

<sup>\*3 :</sup> Measurement accuracy value including consideration of input average current and input leakage current.



Unless otherwise noted, the characteristics are specified under the recommended operating condition: VBAT = 62.9 V, ambient temperature and test circuit reference.

| Parameter           | Cumbal                   | Condition                                            |     | Limits |     | Linit | Note           |
|---------------------|--------------------------|------------------------------------------------------|-----|--------|-----|-------|----------------|
| Parameter           | Symbol                   | Condition                                            | Min | Тур    | Max | Unit  | Note           |
| VDD15 VOLTAGE MO    | NITOR                    |                                                      |     |        |     |       |                |
| Input Voltage Range | V <sub>IN7</sub>         |                                                      | 0   | _      | 5   | V     | *1             |
| Voltage Resolution  | V <sub>RES7</sub>        | 14bits                                               | _   | 0.3    | _   | mV    | *1             |
| Voltage Accuracy1   | V <sub>ACC_</sub>        | VIN = 1.50V                                          | -10 |        | 10  | mV    | *2<br>to<br>*3 |
| Voltage Accuracy2   | V <sub>ACC_</sub>        | VIN = 1.50V<br>$T_a = -30^{\circ}C \sim 75^{\circ}C$ | -15 | _      | 15  | mV    | *1             |
| Voltage Accuracy3   | V <sub>ACC_</sub> VDD153 | VIN = 1.50V<br>$T_a = -40^{\circ}C \sim 85^{\circ}C$ | -20 |        | 20  | mV    | *1             |
| THERMAL SHUTDO      | WN                       |                                                      |     |        |     |       |                |
| Shutdown Threshold  | T <sub>SD2</sub>         | Тј                                                   | 130 | 155    | 180 | °C    | *1             |

<sup>\*1 :</sup>Design reference value not tested during final production inspection.

Voltage resolution Typ. value is an approximate value derived from the Input voltage range Max. value and the number of bits.

VDD15 voltage resolution,  $V_{RES7} = V_{IN7}(Max.) / 2^{14} = 5 / 2^{14} = 0.3 \text{mV}$  approx.

<sup>\*2 :</sup>This is the final inspection value before shipping out. The value does not include variations caused by stress applied during board mounting or after board mounting.

<sup>\*3 :</sup> Measurement accuracy value including consideration of input average current and input leakage current.



| Parameter                                         | Symbol               | Condition                               |       | Limits |      | Unit | Note  |
|---------------------------------------------------|----------------------|-----------------------------------------|-------|--------|------|------|-------|
| Parameter                                         | Symbol               | Condition                               | Min   | Тур    | Max  | Unit | NOLE  |
| CURRENT MONITOR (SRP,SF                           | RN)                  |                                         |       |        |      |      |       |
| Input Voltage Range                               | V <sub>IN4</sub>     |                                         | -180  | _      | 180  | mV   | *1    |
| Voltage Resolution                                | V <sub>RES4</sub>    | 16bits                                  | _     | 5.493  | _    | μV   | ] " [ |
| Voltage Accuracy1                                 | V <sub>ACC</sub> _   | VIN = 100mV<br>ADIL_SEL=00              | -1000 | _      | 1000 | μV   | *2    |
| Voltage Accuracy2                                 | V <sub>ACC</sub> _   | VIN = 10mV<br>ADIL_SEL=00               | -150  | _      | 150  | μV   | - *1  |
| Voltage Accuracy3                                 | V <sub>ACC</sub> _   | VIN = 1mV<br>ADIL_SEL=00                | -25   | _      | 25   | μV   | 1 11  |
| Wake-up/CHG/DIS CURRENT                           | MONITOR              | (SRP,SRN)                               | •     |        |      |      | •     |
| Voltage Accuracy1                                 | V <sub>ACC</sub> _   | VIN < ±10 mV                            | -300  | _      | 300  | μV   | *3    |
| Voltage Accuracy2                                 | V <sub>ACC</sub> _   | VIN ≥ ±10 mV.                           | -3    | _      | 3    | %    | 3     |
| CURRENT PROTECTION (SR                            | P,SRN)               |                                         |       |        |      |      |       |
| Over Current in Charge<br>Detection Accuracy1     | V <sub>CP_OCC1</sub> | Detection Threshold<br>5mV & 10mV       | -4    | _      | 4    | mV   |       |
| Over Current in Charge<br>Detection Accuracy2     | V <sub>CP_OCC2</sub> | Detection Threshold from 15mV to 120mV  | -10   | _      | 10   | mV   |       |
| Over Current in Discharge<br>Detection Accuracy1  | V <sub>CP_OCD1</sub> | Detection Threshold from 10mV to 100mV  | -10   | _      | 10   | mV   | *1    |
| Over Current in Discharge<br>Detection Accuracy2  | V <sub>CP_OCD2</sub> | Detection Threshold from 100mV to 320mV | -10   | _      | 10   | %    | 7 " 1 |
| Short Circuit in Discharge<br>Detection Accuracy1 | V <sub>CP_SCD1</sub> | Detection Threshold from 20mV to 100mV  | -10   | _      | 10   | mV   |       |
| Short Circuit in Discharge<br>Detection Accuracy2 | V <sub>CP_SCD2</sub> | Detection Threshold from 100mV to 500mV | -10   | _      | 10   | %    |       |

<sup>\*1 :</sup> Design reference value not tested during final production inspection. Voltage resolution Typ. value is an approximate value derived from the Input voltage range Max. value and the number of bits. V<sub>RES8</sub> = V<sub>IN8</sub>(max.) / 2<sup>16</sup> = 360mV / 2<sup>16</sup> = 5.493μV approx. ; V<sub>RES9</sub> = V<sub>IN9</sub>(max.) / 2<sup>15</sup> = 360mV / 2<sup>16</sup> = 10.99μV approx.

<sup>\*2 :</sup> This is the final inspection value before shipping out. The value does not include variations caused by stress applied during board mounting or after board mounting.

<sup>\*3 :</sup> T<sub>a</sub> = 25°C, VIN = VSRP – VSRN. ADIL\_SEL=2'bx1 (Coulomb counter conversion period 31.25ms) INTM\_TIM3=2'b01(WAKEUP measurement cycle 31.25ms)



| Parameter                | Symbol           | Condition                                   |                             | Limits |                           | Unit  | Nic |
|--------------------------|------------------|---------------------------------------------|-----------------------------|--------|---------------------------|-------|-----|
| Parameter                | Symbol           | Condition                                   | Min                         | Тур    | Max                       | Offic | 140 |
| GENERAL PURPOSE INPL     | JT/OUTPUT (      | GPIO1~2)                                    |                             |        |                           |       |     |
| Output Voltage "H"       | V <sub>OH1</sub> | I <sub>OH</sub> = -1mA<br>When REGEXT=VDD50 | V <sub>REGEXT</sub><br>-0.6 | _      | V <sub>REGEXT</sub> +0.3  | V     |     |
| Output Voltage "L"       | V <sub>OL1</sub> | I <sub>OL</sub> = +1mA                      | -0.3                        | _      | 0.4                       | V     |     |
| SENERAL PURPOSE INPL     | JT/OUTPUT (      | GPIO3~4)                                    |                             |        |                           |       |     |
| Input Voltage "H"        | V <sub>IH1</sub> |                                             | V <sub>REGEXT</sub> × 0.8   | _      | V <sub>REGEXT</sub>       | V     |     |
| Input Voltage "L"        | V <sub>IL1</sub> |                                             | 0                           | _      | V <sub>REGEXT</sub> × 0.2 | ٧     |     |
| Output Voltage "H"       | V <sub>OH1</sub> | I <sub>OH</sub> = -1mA<br>When REGEXT=VDD50 | V <sub>REGEXT</sub><br>-0.6 | _      | V <sub>REGEXT</sub> +0.3  | V     |     |
| Output Voltage "L"       | V <sub>OL1</sub> | I <sub>OL</sub> = +1mA                      | -0.3                        | _      | 0.4                       | V     |     |
| DIGITAL INPUT(1) VPC     | ,                |                                             |                             |        |                           |       |     |
| Input Voltage "H"        | V <sub>IH2</sub> |                                             | 2.0                         | _      |                           | V     |     |
| Input Voltage "L"        | V <sub>IL2</sub> |                                             | _                           | _      | 0.5                       | ٧     |     |
| Pull-down resistance     | R <sub>IL2</sub> |                                             | 20                          | 40     | 80                        | ΜΩ    |     |
| DIGITAL INPUT(3) SHDN    | •                |                                             |                             |        |                           |       |     |
| Input Voltage "H"        | V <sub>IH4</sub> |                                             | 2.0                         | _      |                           | V     |     |
| Input Voltage "L"        | V <sub>IL4</sub> |                                             | _                           | _      | 0.1                       | V     |     |
| Pull-down resistance     | R <sub>IL4</sub> |                                             | 200                         | 820    | 1500                      | kΩ    |     |
| DIGITAL INPUT(4) SDI,SCI | L,SEN & FETO     | OFF                                         |                             |        |                           |       |     |
| Input Voltage "H"        | V <sub>IH5</sub> |                                             | V <sub>REGEXT</sub> × 0.8   | _      | V <sub>REGEXT</sub>       | V     |     |
| Input Voltage "L"        | V <sub>IL5</sub> |                                             | 0                           | _      | V <sub>REGEXT</sub> × 0.2 | ٧     |     |
| Input Leakage Current    | I <sub>LK5</sub> |                                             | -1                          | 0      | 1                         | μΑ    |     |
| DIGITAL OUTPUT(1) ALAF   | RM1 & SDO        |                                             |                             |        |                           |       |     |
| Output Voltage "H"       | V <sub>OH7</sub> | I <sub>OH</sub> = -1mA                      | V <sub>REGEXT</sub>         | _      | V <sub>REGEXT</sub> +0.3  | V     |     |
| Output Voltage "L"       | V <sub>OL7</sub> | I <sub>OL</sub> = +1mA                      | -0.3                        | _      | 0.4                       | V     |     |



| Davagastar                  | Cy made al           | Condition                                                     | Limits |      |     | 1.1  | N1-4- |
|-----------------------------|----------------------|---------------------------------------------------------------|--------|------|-----|------|-------|
| Parameter                   | Symbol Condition     |                                                               | Min    | Тур  | Max | Unit | Note  |
| REGEXT UVLO                 |                      |                                                               |        |      |     |      |       |
| UV detection voltage        | V <sub>IL_UV1</sub>  |                                                               | _      | 2.65 | _   | ٧    | *1    |
| UV release voltage          | V <sub>IH_UV1</sub>  |                                                               | _      | 2.80 | _   | V    | *1    |
| VDD50 UVLO                  |                      |                                                               |        |      |     |      |       |
| UVLO detection voltage      | V <sub>IL_UV2</sub>  |                                                               | _      | 4.0  | _   | ٧    | *1    |
| UVLO release voltage        | V <sub>IH_UV2</sub>  |                                                               |        | 4.2  |     | ٧    | *1    |
| Nch. FET DRIVER             |                      |                                                               |        |      |     |      |       |
| Drive voltage (DIS="H")     | V <sub>ON_DIS</sub>  | $V_{ON\_DIS} = V_{DIS} - V_{VPACK}$ VGS connect 10M $\Omega$  | 9      | 11   | 13  | V    |       |
| Drive voltage (CHG="H")     | V <sub>ON_CHG</sub>  | $V_{ON\_CHG} = V_{CHG} - V_{VBAT}$ VGS connect 10M $\Omega$   | 9      | 11   | 13  | ٧    |       |
| Drive voltage (DIS="L")     | V <sub>OFF_DIS</sub> | $V_{OFF\_DIS} = V_{DIS} - V_{VPACK}$ VGS connect 10M $\Omega$ | _      | _    | 0.2 | ٧    |       |
| Drive voltage (CHG="L")     | V <sub>OFF_CHG</sub> | $V_{OFF\_CHG} = V_{CHG} - V_{VBAT}$ VGS connect 10M $\Omega$  | _      | _    | 0.2 | ٧    |       |
| Rise time (DIS="L" to "H")  | Tr <sub>DIS</sub>    | $V_{DIS} = 0 \text{ to } 4V$<br>$C_L = 20 \text{nF}$          | _      | 20   | 50  | μS   | *1    |
| Rise time (CHG="L" to "H")  | Tr <sub>CHG</sub>    | $V_{CHG} = 0 \text{ to } 4V$<br>$C_L = 20 \text{nF}$          | _      | 20   | 50  | μS   | *1    |
| Fall time (DIS ="H" to "L") | Tf <sub>DIS</sub>    | V <sub>DIS</sub> = 90% to 10%<br>C <sub>L</sub> = 20nF        | _      | 20   | 30  | μS   | *1    |
| Fall time (CHG="H" to "L")  | Tf <sub>CHG</sub>    | V <sub>CHG</sub> = 90% to 10%<br>C <sub>L</sub> = 20nF        |        | 20   | 30  | μS   | *1    |

<sup>\*1 :</sup>Design reference value not tested during final production inspection.



| Davamatar                       | Cymah al                                  | Condition                                       |     | Limits |     | I Imit | Nista |  |
|---------------------------------|-------------------------------------------|-------------------------------------------------|-----|--------|-----|--------|-------|--|
| Parameter                       | Symbol                                    | Condition                                       | Min | Тур    | Max | Unit   | Note  |  |
| SPI Interface Timing (SEN, SDI, | SPI Interface Timing (SEN, SDI, SCL, SDO) |                                                 |     |        |     |        |       |  |
| SCL Frequency                   | f <sub>SCL</sub>                          | _                                               | _   | _      | 1   | MHz    |       |  |
| SCL Duty Cycle                  | t <sub>DUTY</sub>                         | _                                               | 45  | 50     | 55  | %      |       |  |
| SEN Rising to SCL Rising        | t <sub>SEN_LD</sub>                       | _                                               | 100 | _      | _   | ns     |       |  |
| SCL Falling to SEN Falling      | t <sub>SEN_LG</sub>                       | _                                               | 100 | _      | _   | ns     |       |  |
| SEN "L" Width                   | t <sub>SEN_LO</sub>                       | _                                               | 500 |        | _   | ns     |       |  |
| SDI Setup Time                  | t <sub>SDI_SU</sub>                       | SDI valid to SCL falling                        | 100 | _      | _   | ns     |       |  |
| SDI Hold Time                   | t <sub>SDI_HD</sub>                       | SCL falling to SDI valid                        | 100 | _      | _   | ns     |       |  |
| SDO Valid Time                  | t <sub>SDO_VD</sub>                       | SCL rising to SDO valid $C_L \le 50 \text{ pF}$ |     |        | 400 | ns     |       |  |
| SDO Disable Time                | t <sub>SDO_DIS</sub>                      | SEN falling to SDO disable                      | _   | _      | 400 | ns     |       |  |





#### **Pin Assignment**





# **Pin Description**

| Pin | Pin name         | Туре | Description                                                             |
|-----|------------------|------|-------------------------------------------------------------------------|
| 1   | SDI              | I    | SPI Interface Pin – Data In *1                                          |
| 2   | SCL              | I    | SPI Interface Pin – Clock *1                                            |
| 3   | SEN              | I    | SPI Interface Pin – Enable *1                                           |
| 4   | GPIO3/<br>TMONI3 | I    | General Purpose I/O Pin 3 / Analog Input Pin                            |
| 5   | GPIO4/<br>TMONI4 | I    | General Purpose I/O Pin 4 / Analog Input Pin                            |
| 6   | TMONI5           | I    | Analog Input Pin                                                        |
| 7   | TMONI6           | I    | Analog Input Pin                                                        |
| 8   | DVSS             | GND  | Digital Ground                                                          |
| 9   | VDD15            | 0    | 1.5V LDO Output Pin for Internal Use                                    |
| 10  | REGEXT           | 0    | External 3.3V LDO Output Pin                                            |
| 11  | VDD50            | 0    | 5V Regulator Output Pin                                                 |
| 12  | REGB             | 0    | Base Pin for 5V Pre-regulator                                           |
| 13  | VPC              | I    | Wake Up Signal Pin - "L" Active / "H" Wake Up. Also for Charger Detect. |
| 14  | GPIOH2           | I/O  | High Voltage General Purpose I/O Pin                                    |
| 15  | GPIOH1           | I/O  | High Voltage General Purpose I/O Pin                                    |
| 16  | CP               | 0    | Charge Pump Capacitor Pin                                               |
| 17  | CN               | 0    | Charge Pump Capacitor Pin                                               |
| 18  | VPACK            | I    | Positive Terminal of Battery Pack to load or charger.                   |
| 19  | DIS              | 0    | Discharge NMOSFET Gate Drive Pin                                        |
| 20  | CHG              | 0    | Charge NMOSFET Gate Drive Pin                                           |
| 21  | VBAT             | I    | Stacked Cells Highest Voltage Pin                                       |
| 22  | C17              | I    | Cell 17 Input Pin (+ve)                                                 |
| 23  | C16              | I    | Cell 16 Input Pin (+ve) / Cell 17 Input Pin (-ve)                       |
| 24  | C15              | ı    | Cell 15 Input Pin (+ve) / Cell 16 Input Pin (-ve)                       |

<sup>\*1:</sup> An external capacitor may be required near the unused open pin to increase noise immunity.



# **Pin Description (continued)**

| Pin | Pin name         | Туре | Description                                               |
|-----|------------------|------|-----------------------------------------------------------|
| 25  | C14              | ı    | Cell 14 Input Pin (+ve) / Cell 15 Input Pin (-ve)         |
| 26  | C13              | I    | Cell 13 Input Pin (+ve) / Cell 14 Input Pin (-ve)         |
| 27  | C12              | I    | Cell 12 Input Pin (+ve) / Cell 13 Input Pin (-ve)         |
| 28  | C11              | ı    | Cell 11 Input Pin (+ve) / Cell 12 Input Pin (-ve)         |
| 29  | C10              | I    | Cell 10 Input Pin (+ve) / Cell 11 Input Pin (-ve)         |
| 30  | C9               | ı    | Cell 9 Input Pin (+ve) / Cell 10 Input Pin (-ve)          |
| 31  | C8               | ı    | Cell 8 Input Pin (+ve) / Cell 9 Input Pin (-ve)           |
| 32  | C7               | ı    | Cell 7 Input Pin (+ve) / Cell 8 Input Pin (-ve)           |
| 33  | C6               | ı    | Cell 6 Input Pin (+ve) / Cell 7 Input Pin (-ve)           |
| 34  | C5               | I    | Cell 5 Input Pin (+ve) / Cell 6 Input Pin (-ve)           |
| 35  | C4               | ı    | Cell 4 Input Pin (+ve) / Cell 5 Input Pin (-ve)           |
| 36  | C3               | ı    | Cell 3 Input Pin (+ve) / Cell 4 Input Pin (-ve)           |
| 37  | C2               | I    | Cell 2 Input Pin (+ve) / Cell 3 Input Pin (-ve)           |
| 38  | C1               | ı    | Cell 1 Input Pin (+ve) / Cell 2 Input Pin (-ve)           |
| 39  | C0               | ı    | Cell 1 Input Pin (-ve)                                    |
| 40  | GND              | GND  | Analog Ground                                             |
| 41  | SRP              | I    | Shunt Resistor Positive Pin                               |
| 42  | SRN              | I    | Shunt Resistor Negative Pin                               |
| 43  | GPIO1/<br>TMONI1 | I/O  | General Purpose I/O Pin 1 / Analog Input Pin              |
| 44  | GPIO2/<br>TMONI2 | I/O  | General Purpose I/O Pin 2 / Analog Input Pin              |
| 45  | ALARM1           | 0    | ALARM1 Pin                                                |
| 46  | FETOFF           | I    | CHG/DIS FET Control Pin - "L" Normal / "H" FET Forced OFF |
| 47  | SHDN             | I    | Shutdown Control "L": Active / "H": Shutdown              |
| 48  | SDO              | 0    | SPI Interface Pin – Data Out *1                           |

<sup>\*1:</sup> An external capacitor may be required near the unused open pin to increase noise immunity.



#### **Application Circuit Example**





#### **Recommended Constant of External Component**

| Item                   | Symbol             |      | Const | ant  |      | Note   |  |
|------------------------|--------------------|------|-------|------|------|--------|--|
| пет                    | Symbol             | Min. | Тур.  | Max. | Unit |        |  |
|                        | $C_REGB$           | _    | 0.1   | _    | uF   | *1, *2 |  |
|                        | $R_{REGB}$         | _    | 10    | _    | kΩ   | *2     |  |
|                        | $C_{VDD50}$        | _    | 10    | _    | μF   | *1, *2 |  |
|                        | R <sub>VDD50</sub> | _    | 0.33  | _    | Ω    | *2     |  |
|                        | R <sub>REG1</sub>  | _    | 390   | _    | Ω    | *2     |  |
|                        | C <sub>VDD15</sub> | _    | 2.2   | _    | μF   | *1     |  |
|                        | $C_{REGEXT}$       | _    | 1     | _    | μF   | *1,*3  |  |
| Constant of components | $R_{GS}$           | _    | 10    | _    | MΩ   | *2     |  |
| connected to pins      | $C_{F1}$           | _    | 0.68  | _    | μF   | *1     |  |
|                        | R <sub>C</sub>     | _    | 1     | _    | kΩ   | *5     |  |
|                        | C <sub>C</sub>     | _    | 1     | _    | μF   | *1,*4  |  |
|                        | $R_{sense}$        | _    | 100   | _    | mΩ   | *6     |  |
|                        | R <sub>VPC</sub>   | _    | 10    | _    | kΩ   |        |  |
|                        | R <sub>VPACK</sub> | _    | 100   | _    | Ω    |        |  |
|                        | R <sub>FIL</sub>   | _    | 100   | _    | Ω    |        |  |
|                        | $C_{FIL}$          | _    | 0.1   | _    | μF   | *1     |  |

<sup>\*1:</sup> Use of a ceramic capacitor is recommended.

- \*3: REGEXT can be used for as power supply for external circuit. 1uF capacitor (C<sub>REGEXT</sub>) is necessary at REGEXT output. It is recommended to connect a maximum of 1uF capacitor for external circuit, which is compatible with default C<sub>VDD50</sub> and VDD50 NPN device (Diodes Inc FZT458TA)
  - If it is necessary to increase these total capacitor value, the capacitor  $C_{\text{VDD50}}$  must be increased proportionally with about 5 times ratio to ensure stability. Please note start-up time of VDD50 and REGEXT would increase proportionally by doing this.
- \*4: Usage of C<sub>n</sub> pin input filter Capacitor or Resistor of different value other than the recommended values, or, RC filter connection other than the 17 cells testing circuitry indicated in the Electrical Characteristics, will cause a shift in voltage accuracy.
- \*5: R<sub>C</sub> can be selected based on the required internal MOS Cell Balance function. It is important to maintain the current below its rated value.
- \*6: R<sub>sense</sub> resistor design is based on actual load current needed. This value should not cause SRP and SRN pin to generate voltage out of the sensing range which will affect measurement accuracy.

<sup>\*2:</sup> The parameters are applicable for system using an external NPN BJT (Diodes Inc FZT458TA), as shown in the recommended circuit.



#### **Dimensions**

TQFP48L 7x7mm², Thickness 1.00mm, Lead\_Pitch 0.50mm, Lead\_Length 1.00mm, EP Size 3.15x3.15mm²

Unit: mm



Rev 1.00



#### **Usage Notes**

- 1. When using the IC for new models, verify the safety including the long-term reliability for each product.
- 2. When the application system is designed by using this IC, please confirm the notes in this book. Please read the notes to descriptions and the usage notes in the book.
- 3. This IC is intended to be used for measuring battery cell voltage in automotive application.

  Consult our sales staff in advance for information on the following applications: Special applications in which exceptional quality and reliability are required, or if the failure or malfunction of this IC may directly jeopardize life or harm the human body.

Any applications other than the standard applications intended.

- (1) Space appliance (such as artificial satellite, and rocket)
- (2) Traffic control equipment (such as for automotive, airplane, train, and ship)
- (3) Medical equipment for life support
- (4) Submarine transponder
- (5) Control equipment for power plant
- (6) Disaster prevention and security device
- (7) Weapon
- (8) Others: Applications of which reliability equivalent to (1) to (7) is required

Our company shall not be held responsible for any damage incurred as a result of or in connection with the IC being used for any special application, unless our company agrees to the use of such special application.

However, for the IC which we designate as products for automotive use, it is possible to be used for automotive.

- 4. This IC is neither designed nor intended for use in automotive applications or environments unless the IC is designated by our company to be used in automotive applications.
  - Our company shall not be held responsible for any damage incurred by customers or any third party as a result of or in connection with the IC being used in automotive application, unless our company agrees to such application in this book.
- 5. Please use this IC in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Our company shall not be held responsible for any damage incurred as a result of our IC being used by our customers, not complying with the applicable laws and regulations.
- 6. Pay attention to the direction of the IC. When mounting it in the wrong direction onto the PCB (printed-circuit-board), it might be damaged.
- 7. Pay attention in the PCB (printed-circuit-board) pattern layout in order to prevent damage due to short circuit between pins. In addition, refer to the Pin Description for the pin configuration.
- 8. Perform visual inspection on the PCB before applying power, otherwise damage might happen due to problems such as solder-bridge between the pins of the IC. Also, perform full technical verification on the assembly quality, because the same damage possibly can happen due to conductive substances, such as solder ball, that adhere to the IC during transportation.
- 9. Take notice in the use of this IC that it might be damaged when an abnormal state occurs such as output pin VBAT short, output pin CVDD fault (Power supply fault), output pin-GND short (Ground fault), output-to-output-pin short (load short), or leakage current between pins. Safety measures such as installation of fuses are recommended because the extent of the above-mentioned damage will depend on the current capability of the power supply.
- 10. The protection circuit is for maintaining safety against abnormal operation. Therefore, the protection circuit should not work during normal operation.
  - Especially for the thermal protection circuit, if the area of safe operation or the absolute maximum rating is momentarily exceeded due to output pin to VBAT short, output pin to CVDD short (Power supply fault), or output pin to GND short (Ground fault), the IC might be damaged before the thermal protection circuit could operate.
- 11. Verify the risks which might be caused by the malfunctions of external components.



#### **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.