# NuMicro® Family 1T 8051-based Microcontroller # MS51 Series MS51FB9AE MS51XB9AE MS51XB9BE Technical Reference Manual The information described in this document is the exclusive intellectual property of Nuvoton Technology Corporation and shall not be reproduced without permission from Nuvoton. Nuvoton is providing this document only for reference purposes of NuMicro microcontroller based system design. Nuvoton assumes no responsibility for errors or omissions. All data and specifications are subject to change without notice. For additional information or questions, please contact: Nuvoton Technology Corporation. www.nuvoton.com nuvoTon | IABL | LE OF CONTENTS | | |------|------------------------------------------------------------------|-----| | 1 | GENERAL DESCRIPTION | 8 | | 2 | FEATURES | 9 | | 3 | PARTS INFORMATION | 12 | | | 3.1 MS51 Series Package Type | 12 | | | 3.2 MS51 Series Naming Rule | 13 | | | 3.3 MS51 Series Selection Gude | 14 | | 4 | PIN CONFIGURATION | 15 | | - | 4.1 MS51FB9AE / MS51XB9AE / MS51XB9BE Multi Function Pin Diagram | | | | 4.1.1 TSSOP 20-pin Package Pin Diagram | | | | 4.1.2 QFN 20-pin Package Pin Diagram | | | | 4.2 MS51FB9AE / MS51XB9AE / MS51XB9BE Pin Description | | | 5 | BLOCK DIAGRAM | 21 | | | 5.1 MS51FB9AE / MS51XB9AE / MS51XB9BE Block Diagram | | | 6 | | | | J | 6.1 Memory Organization | | | | · · · | | | | 6.1.1 Program Memory | | | | 6.1.3 Security Protection Memory (SPROM) | | | | 6.1.4 Config Bytes | | | | 6.1.5 Data Memory | | | | 6.1.6 Special Function Register (SFR) | 31 | | | 6.2 System Manager | 166 | | | 6.2.1 Clock System | 166 | | | 6.2.2 Power Management | | | | 6.2.3 Reset System | | | | 6.2.4 Interrupt System | | | | 6.3 Flash Memory Contorl | | | | 6.3.1 In-Application-Programming (IAP) | | | | 6.3.2 In-Circuit-Programming (ICP) | | | | 6.3.3 On-Chip-Debugger (OCD) | | | | 6.4 General Purpose IO (GPIO) | | | | 6.4.1 GPIO Mode | | | | 6.4.2 Register Description | | | | 6.4.3 Read-Modify-Write Instructions | | | | 6.4.4 External Interrupt Pins | | | | 6.4.5 Pin Interrupt | | | | | | | 6.5 Timer | 231 | |--------------------------------------------------|-----------| | 6.5.1 Timer/Counter 0 And 1 | 231 | | 6.5.2 Timer2 And Input Capture | 239 | | 6.5.3 Timer3 | 254 | | 6.6 Watchdog Timer (WDT) | 257 | | 6.6.1 Overview | 257 | | 6.6.2 Functional Description | 257 | | 6.6.3 Register Description | 260 | | 6.7 Self Wake-Up Timer (WKT) | 262 | | 6.7.1 Overview | 262 | | 6.7.2 Block Diagram | | | 6.7.3 Register Description | 262 | | 6.8 Serial Port (UART0 & UART1) | 265 | | 6.8.1 Overview | 265 | | 6.8.2 Functional Description | | | 6.8.3 Register Description | | | 6.9 Serial Peripheral Interface (SPI) | | | 6.9.1 Overview | | | 6.9.2 Block Diagram | | | 6.9.3 Functional Description | | | 6.9.4 Register Description | | | 6.10 Inter-Integrated Circuit (I <sup>2</sup> C) | 298 | | 6.10.1Overview | 298 | | 6.10.2Functional Description | | | 6.10.3Register Description | | | 6.11 Pulse Width Modulated (PWM) | | | 6.11.1 Overview | 318 | | 6.11.2Functional Description | | | 6.11.3 Register Description | | | 6.12 12-Bit Analog-To-Digital Converter (ADC) | 341 | | 6.12.1Overview | 341 | | 6.12.2Block Diagram | | | 6.12.3Functional Description | | | 6.12.4Register Description | | | 6.13 Instruction Set | 354 | | 6.13.1Instruction Set and Address Mode | 354 | | 6.13.2Instruction Set List | | | APPLICATION CIRCUIT | | | 7.1 Power Supply Scheme | | | | | | 7.2 Peripheral Application Scheme | | | ハント リングヘブ・クナントト | RQV 1 ()4 | 7 | 8 | ELECTRICAL CHARACTERISTICS | 360 | |----|---------------------------------------------------|-----| | 9 | PACKAGE DIMENSIONS | 361 | | | 9.1 TSSOP 20-pin (4.4 x 6.5 x 0.9 mm) | 361 | | | 9.2 QFN 20-pin (3.0 x 3.0 x 0.8 mm) for MS51XB9AE | 363 | | | 9.3 QFN 20-pin (3.0 x 3.0 x 0.6mm) for MS51XB9BE | 364 | | 10 | 0 REVISION HISTORY | 365 | | LIST OF FIGURES | | |--------------------------------------------------------------|-----| | Figure 4.1-1 Pin Assignment of QFN-20 Package | 16 | | Figure 4.1-2 Pin Assignment of QFN-20 Package | 17 | | Figure 5.1-1 Functional Block Diagram | 21 | | Figure 6.1-1 MS51 Program Memory Map and Boot Select | 23 | | Figure 6.1-2 SPROM Memory Mapping And SPROM Security Mode | 24 | | Figure 6.1-3 CONFIG0 Any Reset Reloading | 25 | | Figure 6.1-4 CONFIG2 Power-On Reset Reloading | 27 | | Figure 6.1-5 Data Memory Map | 29 | | Figure 6.1-6 Internal 256 Bytes RAM Addressing | 30 | | Figure 6.2-1 Clock System Block Diagram | 166 | | Figure 6.2-2 Power on and Reset timing | 176 | | Figure 6.2-3 Boot Selecting Diagram | 181 | | Figure 6.4-1 Quasi-Bidirectional Mode Structure | 202 | | Figure 6.4-2 Push-Pull Mode Structure | 202 | | Figure 6.4-3 Input-Only Mode Structure | 202 | | Figure 6.4-4 Open-Drain Mode Structure | 203 | | Figure 6.4-5 Pin Interface Block Diagram | 226 | | Figure 6.5-1 Timer/Counters 0 and 1 in Mode 0 | 231 | | Figure 6.5-2 Timer/Counters 0 and 1 in Mode 1 | 232 | | Figure 6.5-3 Timer/Counters 0 and 1 in Mode 2 | 232 | | Figure 6.5-4 Timer/Counter 0 in Mode 3 | 233 | | Figure 6.5-5 Timer 2 Full Function Block Diagram | 240 | | Figure 6.5-6 Timer 2 Auto-Reload Mode Block Diagram | 241 | | Figure 6.5-7 Timer 2 Compare Mode Block Diagram | 242 | | Figure 6.5-8 Timer 3 Block Diagram | 254 | | Figure 6.6-1 WDT as A Time-Out Reset Timer | 259 | | Figure 6.6-2 Watchdog Timer Block Diagram | 259 | | Figure 6.7-1 Self Wake-Up Timer Block Diagram | 262 | | Figure 6.8-1 Serial Port Mode 0 Timing Diagram | 265 | | Figure 6.8-2 Serial Port Mode 1 Timing Diagram | 266 | | Figure 6.8-3 Serial Port Mode 2 and 3 Timing Diagram | 267 | | Figure 6.9-1 SPI Block Diagram | 286 | | Figure 6.9-2 SPI Multi-Master, Multi-Slave Interconnection | 287 | | Figure 6.9-3 SPI Single-Master, Single-Slave Interconnection | 288 | | Figure 6.9-4 SPI Clock Formats | 290 | | Figure 6.9-5 SPI Clock and Data Format with CPHA = 0 | 291 | | Figure 6.9-6 SPI Clock and Data Format with CPHA = 1 | 291 | |---------------------------------------------------------------------------------------------|-----| | Figure 6.9-7 SPI Overrun Waveform | 293 | | Figure 6.9-8 SPI Interrupt Request | 293 | | Figure 6.10-1 I <sup>2</sup> C Bus Interconnection | 298 | | Figure 6.10-2 I <sup>2</sup> C Bus Protocol | 299 | | Figure 6.10-3 START, Repeated START, and STOP Conditions | 299 | | Figure 6.10-4 Master Transmits Data to Slave by 7-bit | 300 | | Figure 6.10-5 Master Reads Data from Slave by 7-bit | 300 | | Figure 6.10-6 Data Format of One I <sup>2</sup> C Transfer | 300 | | Figure 6.10-7 Acknowledge Bit | 301 | | Figure 6.10-8 Arbitration Procedure of Two Masters | 301 | | Figure 6.10-9 Control I <sup>2</sup> C Bus according to the Current I <sup>2</sup> C Status | 302 | | Figure 6.10-10 Flow and Status of Master Transmitter Mode | 303 | | Figure 6.10-11 Flow and Status of Master Receiver Mode | 304 | | Figure 6.10-12 Flow and Status of Slave Receiver Mode | 305 | | Figure 6.10-13 Flow and Status of General Call Mode | 306 | | Figure 6.10-14 I <sup>2</sup> C Time-Out Counter | 307 | | Figure 6.10-15 Hold Time extend enable | 312 | | Figure 6.11-1 PWM Block Diagram | 319 | | Figure 6.11-2 PWM and Fault Brake Output Control Block Diagram | 320 | | Figure 6.11-3 PWM Edge-aligned Type Waveform | 321 | | Figure 6.11-4 PWM Center-aligned Type Waveform | 322 | | Figure 6.11-5 PWM Complementary Mode with Dead-time Insertion | 323 | | Figure 6.11-6 Fault Brake Function Block Diagram | 323 | | Figure 6.11-7 PWM Interrupt Type | 324 | | Figure 6.12-112-bit ADC Block Diagram | 341 | | Figure 6.12-2 External Triggering ADC Circuit | 343 | | Figure 6.12-3 ADC Result Comparator | 343 | | Figure 7.1-1 NuMicro® MS51 Power supply circuit | 358 | | Figure 7.2-1 NuMicro® MS51 Peripheral interface circuit | 359 | | Figure 9.1-1 TSSOP-20 Package Dimension | 361 | | Figure 9.2-1 QFN-20 Package Dimension for MS51XB9AE | 363 | | Figure 9.3-1 QFN-20 Package Dimension for MS51XB9BE | 364 | nuvoTon **LIST OF TABLES** | Table 4.1.1 Din Assignment of TCCOD 20 Deckage | 4 | |--------------------------------------------------------|-------------------| | Table 4.1-1 Pin Assignment of TSSOP-20 Package | | | Table 4.2-1 Pin Description | 21 | | Table 6.1-1 Special Function Register Memory Map | 3 | | Table 6.1-2 SFR Definitions and Reset Values | 4 | | Table 6.2-1 Interrupt Vectors | 18 | | Table 6.2-2 Interrupt Priority Level Setting | 18 | | Table 6.2-3 Characteristics of Each Interrupt Source | 18 | | Table 6.3-1 IAP Modes and Command Codes | 18 | | Table 6.4-1 Configuration for Different I/O Modes | 20 | | Table 6.6-1 Watchdog Timer-out Interval Under Differen | ent Pre-scalars25 | | Table 6.8-1 Serial Port UART0 Mode / baudrate Desc | ription26 | Table 6.8-2 Serial Port UART1 Mode / baudrate Description269Table 6.9-1 Slave Select Pin Configurations288Table 6.9-2 SPI Master Clock Rate Define Table289Table 6.9-3 SPI Clock Suspend Interval Select289Table 6.9-4 Slave Select Pin Configurations292Table 6.13-1 Instructions That Affect Flag Settings354Table 6.13-2 Instruction Set357 # 1 GENERAL DESCRIPTION The MS51 series are embedded flash type, 8-bit high performance 1T 8051-based microcontroller. The instruction set is fully compatible with the standard 80C51 and performance enhanced. The MS51FB9AE / MS51XB9AE / MS51XB9BE contains a up of main Flash called APROM, in which the contents of User Code resides. The MS51 Flash supports In-Application-Programming (IAP) function, which enables on-chip firmware updates. IAP also makes it possible to configure any block of User Code array to be used as non-volatile data storage, which is written by IAP and read by IAP or MOVC instruction, this function means whole 16K Bytes area all can be use as Data Flash through IAP command. MS51 support an function of configurationable Flash from APROM called LDROM, in which the Boot Code normally resides for carrying out In-System-Programming (ISP). The LDROM size is configurable with a maximum of 4K Bytes by CONFIG define. There is an additional include special 128 bytes security protection memory (SPROM) to enhance the security and protection of customer application. To facilitate programming and verification, the Flash allows to be programmed and read electronically by parallel Writer or In-Circuit-Programming (ICP). Once the code is confirmed, user can lock the code for security. The MS51FB9AE / MS51XB9AE / MS51XB9BE provides rich peripherals including 256 Bytes of SRAM, 1K Bytes of auxiliary RAM (XRAM), Up to 18 general purpose I/O, two 16-bit Timers/Counters 0/1, one 16-bit Timer2 with three-channel input capture module, one Watchdog Timer (WDT), one Self Wake-up Timer (WKT), one 16-bit auto-reload Timer3 for general purpose or baud rate generator, two UARTs with frame error detection and automatic address recognition, one SPI, one I<sup>2</sup>C, five enhanced PWM output channels, eight-channel shared pin interrupt for all I/O, and one 12-bit ADC. The peripherals are equipped with 18 sources with 4-level-priority interrupts capability. The MS51FB9AE / MS51XB9AE / MS51XB9BE series is equipped with three clock sources and supports switching on-the-fly via software. The three clock sources include external clock input, 10 kHz internal oscillator, and one 16 MHz internal precise oscillator that is factory trimmed to $\pm 1\%$ at room temperature. The MS51 provides additional power monitoring detection such as power-on reset and 4-level brown-out detection, which stabilizes the power-on/off sequence for a high reliability system design. The MS51 16KB series microcontroller operation consumes a very low power with two economic power modes to reduce power consumption — Idle and Power-down mode, which are software selectable. Idle mode turns off the CPU clock but allows continuing peripheral operation. Power-down mode stops the whole system clock for minimum power consumption. The system clock of the MS51 can also be slowed down by software clock divider, which allows for a flexibility between execution performance and power consumption. With high performance CPU core and rich well-designed peripherals, the MS51 benefits to meet a general purpose, home appliances, or motor control system accomplishment. # 2 FEATURES | - I LATOREO | | | | | | |-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Core and System | | | | | | | | <ul> <li>Fully static design 8-bit high performance 1T 8051-based<br/>CMOS microcontroller.</li> </ul> | | | | | | 8051 | <ul> <li>Instruction set fully compatible with MCS-51.</li> </ul> | | | | | | | <ul> <li>4-priority-level interrupts capability.</li> </ul> | | | | | | | <ul> <li>Dual Data Pointers (DPTRs).</li> </ul> | | | | | | Power On Reset (POR) | POR with 1.15V threshold voltage level | | | | | | Brown-out Detector<br>(BOD) | <ul> <li>4-level selection, with brown-out interrupt and reset option.<br/>(4.4V / 3.7V / 2.7V / 2.2V)</li> </ul> | | | | | | Low Voltage Reset (LVR) | LVR with 2.0V threshold voltage level | | | | | | | 96-bit Unique ID (UID) | | | | | | Security | 128-bit Unique Customer ID (UCID) | | | | | | | <ul> <li>128-bytes security protection memory SPROM</li> </ul> | | | | | | Memories | | | | | | | | 16 KBytes of APROM for User Code. | | | | | | | <ul> <li>4/3/2/1 Kbytes of Flash for loader (LDROM) configure from<br/>APROM for In-System-Programmable (ISP)</li> </ul> | | | | | | Flash | <ul> <li>Flash Memory accumulated with pages of 128 Bytes from<br/>APROM by In-Application-Programmable (IAP) means whole<br/>APROM can be use as Data Flash</li> </ul> | | | | | | | An additional 128 bytes security protection memory SPROM | | | | | | | Code lock for security by CONFIG | | | | | | | 256 Bytes on-chip RAM. | | | | | | SRAM | <ul> <li>Additional 1 KBytes on-chip auxiliary RAM (XRAM) accessed<br/>by MOVX instruction.</li> </ul> | | | | | | Clocks | | | | | | | | <ul> <li>Default 16 MHz high-speed internal oscillator (HIRC) trimmed<br/>to ±1% (accuracy at 25 °C, 3.3 V), ±2% in -20~105°C.</li> </ul> | | | | | | Internal Clock Source | Selectable 24 MHz high-speed internal oscillator (HIRC). | | | | | | | <ul> <li>10 kHz low-speed internal oscillator (LIRC) calibrating to ±10% typically.</li> </ul> | | | | | | Timers | | | | | | nuvoTon | | <ul> <li>Two 16-bit Timers/Counters 0 and 1 compatible with<br/>standard 8051.</li> </ul> | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------| | 16-bit Timer | <ul> <li>One 16-bit Timer2 with three-channel input capture module<br/>and 9 input pin can be selected.</li> </ul> | | | <ul> <li>One 16-bit auto-reload Timer3, which can be the baud rate<br/>clock source of UART0 and UART1.</li> </ul> | | | 6-bit free running up counter for WDT time-out interval. | | Watchdog | <ul> <li>Selectable time-out interval is 6.40 ms ~ 1.638s since<br/>WDT_CLK = 10 kHz (LIRC).</li> </ul> | | · · | <ul> <li>Able to wake up from Power-down or Idle mode</li> </ul> | | | Interrupt or reset selectable on watchdog time-out | | | 16-bit free running up counter for time-out interval. | | | Clock sources from LIRC | | Wake-up Timer | <ul> <li>Able self Wake-up wake up from Power-down or Idle mode,<br/>and auto reload count value.</li> </ul> | | | Supports Interrupt | | | Up To 6 output pins can be selected | | | Supports maximum clock source frequency up to 24 MHz | | | <ul> <li>Supports independent mode for PWM output</li> </ul> | | | <ul> <li>Supports complementary mode for 3 complementary paired<br/>PWM output channels</li> </ul> | | PWM | <ul> <li>Supports 16-bit resolution PWM counter</li> </ul> | | | <ul> <li>Supports mask function and tri-state enable for each PWM pin</li> </ul> | | | <ul> <li>PWM0 module support Dead-time insertion with 8-bit resolution</li> </ul> | | | <ul> <li>PWM0 module Supports brake function</li> </ul> | | | <ul> <li>PWM0 module Supports trigger ADC on the following event</li> </ul> | | nalog Interfaces | | | | <ul> <li>Analog input voltage range: 0 ~ AV<sub>DD</sub>.</li> </ul> | | | <ul> <li>12-bit resolution and 10-bit accuracy is guaranteed.</li> </ul> | | | <ul> <li>Up to 8 single-end analog input channels</li> </ul> | | | <ul> <li>1 internal channels, they are band-gap voltage (VBG).</li> </ul> | | Analog-to-Digital | | | Analog-to-Digital Converter (ADC) | <ul> <li>Up to 500 KSPS sampling rate.</li> </ul> | | | <ul><li>Up to 500 KSPS sampling rate.</li><li>Software Write 1 to ADCS bit.</li></ul> | | | | | UART Supports up to 2 UARTs: UARTO & UART1 Full-duplex asynchronous communications Programmable 9th bit. TXD and RXD of UART0 pins exchangeable via software. 1 sets of I <sup>2</sup> C devices Master/Slave mode Bidirectional data transfer between masters and slaves 7-bit addressing mode Standard mode (100 kbps) and Fast mode (400 kbps). Supports 8-bit time-out counter requesting the I <sup>2</sup> C interrupt if the I <sup>2</sup> C bus hangs up and timer-out counter overflows Supports Mold time programmable 1 sets of SPI devices SPI Supports Master or Slave mode operation Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Quesi-bidirectional mode Push-Pull Output mode Input only with high impendence mode Schmitt trigger input / TTL mode selectable. Each I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & EFT ESD HBM pass 8 kV EFT 150 mA pass | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TXD and RXD of UART0 pins exchangeable via software. 1 sets of I <sup>2</sup> C devices Master/Slave mode Bidirectional data transfer between masters and slaves 7-bit addressing mode Standard mode (100 kbps) and Fast mode (400 kbps). Supports 8-bit time-out counter requesting the I <sup>2</sup> C interrupt if the I <sup>2</sup> C bus hangs up and timer-out counter overflows Supports hold time programmable 1 sets of SPI devices Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Open-Drain Output mode Schmitt trigger input / TTL mode selectable. GPIO GPIO Standard interrupt pins INT0 and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV EFT Note the Master of Save masters and slaves. I set of SPI devices S | UART | Full-duplex asynchronous communications | | Master/Slave mode | | - | | PC Bidirectional data transfer between masters and slaves 7-bit addressing mode Standard mode (100 kbps) and Fast mode (400 kbps). Supports 8-bit time-out counter requesting the I <sup>2</sup> C interrupt if the I <sup>2</sup> C bus hangs up and timer-out counter overflows Supports hold time programmable 1 sets of SPI devices Supports Master or Slave mode operation Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Input only with high impendence mode Schmitt trigger input / TTL mode selectable. GPIO Facility opin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV EFT HBM pass 8 kV | | 1 sets of I <sup>2</sup> C devices | | PC T-bit addressing mode Standard mode (100 kbps) and Fast mode (400 kbps). Supports 8-bit time-out counter requesting the I²C interrupt if the I²C bus hangs up and timer-out counter overflows Supports hold time programmable 1 sets of SPI devices Supports Master or Slave mode operation Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Input only with high impendence mode Schmitt trigger input / TTL mode selectable. Fach I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV EFT HBM pass 8 kV | | Master/Slave mode | | Standard mode (100 kbps) and Fast mode (400 kbps). Supports 8-bit time-out counter requesting the I²C interrupt if the I²C bus hangs up and timer-out counter overflows Supports hold time programmable 1 sets of SPI devices Supports Master or Slave mode operation Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Input only with high impendence mode Schmitt trigger input / TTL mode selectable. GPIO Standard mode (100 kbps) and Fast mode (400 kbps). GPIO Back I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV EFT HBM pass 8 kV | | <ul> <li>Bidirectional data transfer between masters and slaves</li> </ul> | | Supports 8-bit time-out counter requesting the I²C interrupt if the I²C bus hangs up and timer-out counter overflows Supports hold time programmable 1 sets of SPI devices Supports Master or Slave mode operation Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Input only with high impendence mode Schmitt trigger input / TTL mode selectable. Bach I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV EFT HBM pass 8 kV | I <sup>2</sup> C | <ul> <li>7-bit addressing mode</li> </ul> | | the I <sup>2</sup> C bus hangs up and timer-out counter overflows Supports hold time programmable 1 sets of SPI devices Supports Master or Slave mode operation Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Schmitt trigger input / TTL mode selectable. Each I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & EFT ESD HBM pass 8 kV EFT * > ± 4.4 kV | | <ul> <li>Standard mode (100 kbps) and Fast mode (400 kbps).</li> </ul> | | • 1 sets of SPI devices • Supports Master or Slave mode operation • Supports MSB first or LSB first transfer sequence • slave mode up to 12 MHz • Four I/O modes: - Quasi-bidirectional mode - Push-Pull Output mode - Open-Drain Output mode - Input only with high impendence mode • Schmitt trigger input / TTL mode selectable. • Each I/O pin configured as interrupt source with edge/level trigger setting • Standard interrupt pins INTO and INT1. • Supports high drive and high sink current I/O • I/O pin internal pull-up or pull-down resistor enabled in input mode. • Maximum I/O Speed is 24 MHz • Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & FT ESD • HBM pass 8 kV EFT • > ± 4.4 kV | | <ul> <li>Supports 8-bit time-out counter requesting the I<sup>2</sup>C interrupt if<br/>the I<sup>2</sup>C bus hangs up and timer-out counter overflows</li> </ul> | | SPI Supports Master or Slave mode operation Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Input only with high impendence mode Schmitt trigger input / TTL mode selectable. Bach I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function BESD & HBM pass 8 kV EFT Supports MSB first or LSB first transfer sequence MSD seque | | <ul> <li>Supports hold time programmable</li> </ul> | | Supports MSB first or LSB first transfer sequence slave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Input only with high impendence mode Schmitt trigger input / TTL mode selectable. Each I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV EFT HBM pass 8 kV | | 1 sets of SPI devices | | Supports MSB first or LSB first transfer sequence Islave mode up to 12 MHz Four I/O modes: Quasi-bidirectional mode Push-Pull Output mode Open-Drain Output mode Input only with high impendence mode Schmitt trigger input / TTL mode selectable. Each I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV HBM pass 8 kV | SDI | <ul> <li>Supports Master or Slave mode operation</li> </ul> | | • Four I/O modes: - Quasi-bidirectional mode - Push-Pull Output mode - Open-Drain Output mode - Input only with high impendence mode - Input only with high impendence mode • Schmitt trigger input / TTL mode selectable. • Each I/O pin configured as interrupt source with edge/level trigger setting • Standard interrupt pins INTO and INT1. • Supports high drive and high sink current I/O • I/O pin internal pull-up or pull-down resistor enabled in input mode. • Maximum I/O Speed is 24 MHz • Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & EFT ESD • HBM pass 8 kV EFT • > ± 4.4 kV | <b>J</b> FI | <ul> <li>Supports MSB first or LSB first transfer sequence</li> </ul> | | - Quasi-bidirectional mode - Push-Pull Output mode - Open-Drain Output mode - Input only with high impendence mode - Input only with high impendence mode - Schmitt trigger input / TTL mode selectable Each I/O pin configured as interrupt source with edge/level trigger setting - Standard interrupt pins INTO and INT1 Supports high drive and high sink current I/O - I/O pin internal pull-up or pull-down resistor enabled in input mode Maximum I/O Speed is 24 MHz - Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV EFT - + ± 4.4 kV | | <ul> <li>slave mode up to 12 MHz</li> </ul> | | - Push-Pull Output mode - Open-Drain Output mode - Input only with high impendence mode - Input only with high impendence mode - Schmitt trigger input / TTL mode selectable Each I/O pin configured as interrupt source with edge/level trigger setting - Standard interrupt pins INTO and INT1 Supports high drive and high sink current I/O - I/O pin internal pull-up or pull-down resistor enabled in input mode Maximum I/O Speed is 24 MHz - Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & HBM pass 8 kV EFT - > ± 4.4 kV | | Four I/O modes: | | - Open-Drain Output mode - Input only with high impendence mode • Schmitt trigger input / TTL mode selectable. • Each I/O pin configured as interrupt source with edge/level trigger setting • Standard interrupt pins INT0 and INT1. • Supports high drive and high sink current I/O • I/O pin internal pull-up or pull-down resistor enabled in input mode. • Maximum I/O Speed is 24 MHz • Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD • HBM pass 8 kV EFT • > ± 4.4 kV | | <ul> <li>Quasi-bidirectional mode</li> </ul> | | - Input only with high impendence mode Schmitt trigger input / TTL mode selectable. Each I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INT0 and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD HBM pass 8 kV FFT Supports high drive and high sink current I/O HAMP provided the pin interrupt function will also enable the wake-up function | | <ul> <li>Push-Pull Output mode</li> </ul> | | Schmitt trigger input / TTL mode selectable. Each I/O pin configured as interrupt source with edge/level trigger setting Standard interrupt pins INT0 and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD HBM pass 8 kV FFT * HBM pass 8 kV | | <ul> <li>Open-Drain Output mode</li> </ul> | | • Each I/O pin configured as interrupt source with edge/level trigger setting • Standard interrupt pins INTO and INT1. • Supports high drive and high sink current I/O • I/O pin internal pull-up or pull-down resistor enabled in input mode. • Maximum I/O Speed is 24 MHz • Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & EFT ESD • HBM pass 8 kV LEFT • > ± 4.4 kV | | <ul> <li>Input only with high impendence mode</li> </ul> | | trigger setting Standard interrupt pins INTO and INT1. Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD HBM pass 8 kV FFT * > ± 4.4 kV | | <ul> <li>Schmitt trigger input / TTL mode selectable.</li> </ul> | | Supports high drive and high sink current I/O I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & EFT BSD | GPIO | <ul> <li>Each I/O pin configured as interrupt source with edge/level trigger setting</li> </ul> | | I/O pin internal pull-up or pull-down resistor enabled in input mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & EFT HBM pass 8 kV EFT • ± 4.4 kV | | <ul> <li>Standard interrupt pins INT0 and INT1.</li> </ul> | | mode. Maximum I/O Speed is 24 MHz Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & EFT HBM pass 8 kV EFT • > ± 4.4 kV | | <ul> <li>Supports high drive and high sink current I/O</li> </ul> | | Each GPIO enabling the pin interrupt function will also enable the wake-up function ESD & EFT HBM pass 8 kV EFT > ± 4.4 kV | | | | the wake-up function ESD • HBM pass 8 kV EFT • > ± 4.4 kV | | <ul> <li>Maximum I/O Speed is 24 MHz</li> </ul> | | ESD • HBM pass 8 kV EFT • > ± 4.4 kV | | <ul> <li>Each GPIO enabling the pin interrupt function will also enable<br/>the wake-up function</li> </ul> | | EFT • > ± 4.4 kV | ESD & EFT | | | 450 4 | ESD | HBM pass 8 kV | | Latch-up • 150 mA pass | EFT | • > ± 4.4 kV | | | Latch-up | • 150 mA pass | # **3 PARTS INFORMATION** # 3.1 MS51 Series Package Type Package is Halogen-free, RoHS-compliant and TSCA-compliant. | | MSOP10 | TSSOP14 | TSSOP20 | QFN20 | TSSOP28 | LQFP32 | QFN32 | |-------------|-----------|-----------|------------------------|-------------------------------------|------------------------|-----------|-----------| | Part<br>No. | MS51BA9AE | MS51DA9AE | MS51FB9AE<br>MS51FC0AE | MS51XB9AE<br>MS51XB9BE<br>MS51XC0BE | MS51EC0AE<br>MS51EB0AE | MS51PC0AE | MS51TC0AE | # 3.2 MS51 Series Naming Rule | MS | 51 | F | В | 9 | Α | E | |---------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------|---------|----------------| | Core | Line | Package | Flash<br>Memory | SRAM | Reserve | Temperature | | 1T 8051<br>Industry | 51: Base | B: MSOP10 (3x3 mm) D: TSSOP14 (4.4x5.0 mm) E: TSSOP28 (4.4x9.7 mm) F: TSSOP20 (4.4x6.5 mm) I: SOP8 (4x5 mm) O: SOP20 (300 mil) P: LQFP32 (7x7 mm) T: QFN32 (4x4 mm) U: SOP28 (300 mil) X: QFN20 (3x3mm) | A: 8 KB<br>B: 16 KB<br>C: 32 KB | 0: 2 KB<br>1: 4 KB<br>2: 8 KB<br>3: 16 KB<br>6: 32 KB<br>8: 64 KB<br>9: 1 KB<br>A: 96 KB | | E:-40 ~ 105° C | nuvoton #### Connectivity LDROM (KB) [1] ISO 7816-3 [2] **Part Number** ADC(12-Bit) SRAM (KB) Flash (KB) Package **UART** Timer SPI 2C MS51BA9AE MSOP10 5-ch MS51DA9AE TSSOP14 8-ch MS51XB9AE QFN20<sup>[3]</sup> 8-ch MS51XB9BE QFN20<sup>[3]</sup> 8-ch MS51FB9AE 8-ch TSSOP20 MS51EB0AE 15-ch TSSOP28 MS51FC0AE 10-ch TSSOP20 MS51XC0BE QFN20 10-ch MS51EC0AE TSSOP28 15-ch MS51PC0AE 15-ch LQFP32 ## Note: MS51TC0AE 1. ISP ROM programmable 1K/2K/3K/4KB Flash for user program loader (LDROM) share from ARPOM. 2. ISO 7816-3 configurable as UART function, GPIO defined as UART2 ~ UART4. - 3. Detailed package information please refer to Chapter 9 PACKAGE DIMENSIONS. - 4. This document is only for MS51XB9AE\_MS51XB9BE\_MS51FB9AE product. The specifications for the part numbers with a gray background in this form should refer to the 15-ch QFN32 MS51EB0AE\_MS51FC0AE\_MS51XC0BE\_MS51EC0AE\_MS51TC0AE\_MS51PC0AE series product TRM. # 4 PIN CONFIGURATION Users can find pin configuration informations by using <u>NuTool - PinConfigure</u>. The NuTool - PinConfigure contains all Nuvoton NuMicro® Family chip series with all part number, and helps users configure GPIO multi-function correctly and handily. # 4.1 MS51FB9AE / MS51XB9AE / MS51XB9BE Multi Function Pin Diagram # 4.1.1 TSSOP 20-pin Package Pin Diagram Corresponding Part Number: MS51FB9AE Table 4.1-1 Pin Assignment of TSSOP-20 Package # 4.1.2 QFN 20-pin Package Pin Diagram # 4.1.2.1 MS51XB9AE Pin Diagram Corresponding Part Number: MS51XB9AE Figure 4.1-1 Pin Assignment of QFN-20 Package # 4.1.2.2 MS51XB9BE Pin Diagram Corresponding Part Number: MS51XB9BE Figure 4.1-2 Pin Assignment of QFN-20 Package # 4.2 MS51FB9AE / MS51XB9AE / MS51XB9BE Pin Description | Pin Number | | | | | | | | |------------|-----------|-----------|------------------------------------------------------|---------------------------------------------------------------|----------------------------|-----|--------------------------| | MS51FB9AE | MS51XB9AE | MS51XB9BE | Symbol | Multi-Function Description <sup>[1]</sup> | | | | | 9 | 5 | 6 | VDD | POWER SUPPLY: Supply voltage V <sub>DD</sub> for operation. | | | | | 7 | 3 | 4 | VSS | GROUND: Ground potential. | | | | | | | | P0.0 | Port 0 bit 0. | | | | | | | | PWM0_CH3 | PWM0 output channel 3. | | | | | 16 | 12 | 13 | SPI0_MOSI | SPI master output/slave input. | | | | | | | | IC3 | Input capture channel 3. | | | | | | | | T1 | External count input to Timer/Counter 1 or its toggle output. | | | | | | | | P0.1 | Port 0 bit 1. | | | | | 47 | 40 | 4.4 | PWM0_CH4 | PWM0 output channel 4. | | | | | 17 | 13 | 14 | IC4 | Input capture channel 4. | | | | | | | | SPI0_MISO | SPI master input/slave output. | | | | | | | | P0.2 | Port 0 bit 2. | | | | | 18 | 14 | 15 | ICE_CLK | ICP / OCD clock input. | | | | | 10 | | | UART1_RXD | Serial port 1 receive input. | | | | | | | | [I2C0_SCL] [3] | I <sup>2</sup> C clock. | | | | | | | | P0.3 | Port 0 bit 3. | | | | | 19 | 15 | 16 | ADC_CH6 | ADC input channel 6. | | | | | 19 | | 16 | PWM0_CH5 | PWM0 output channel | | | | | | | | IC5 | Input capture channel 5. | | | | | | | | P0.4 | Port 0 bit 4. | | | | | | | | PWM0_CH3 | PWM0 output channel 3. | | | | | 20 | 16 | 16 | 16 | 16 | 17 | IC3 | Input capture channel 3. | | | | | ADC_CH5 | ADC input channel 5. | | | | | | | | | STADC | External start ADC trigger | | | | | | | P0.5 | Port 0 bit 5. | | | | | | | | PWM0_CH2 | PWM0 output channel 2. | | | | | 1 | 20 | 18 | IC6 | Input capture channel 6. | | | | | | | | ТО | External count input to Timer/Counter 0 or its toggle output. | | | | | | | | ADC_CH4 | ADC input channel 5. | | | | | | | | P0.6 | Port 0 bit 6. | | | | | 2 | 19 | 19 | 19 UART0_TXD [2] Serial port 0 transmit data output. | | | | | | | | | ADC_CH3 | ADC input channel 3. | | | | | | Pin Number | | | | |-----------|------------|-----------|------------------------|-------------------------------------------| | MS51FB9AE | MS51XB9AE | MS51XB9BE | Symbol | Multi-Function Description <sup>[1]</sup> | | | | | P0.7 | Port 0 bit 7. | | 3 | 1 | 20 | UART0_RXD | Serial port 0 receive input. | | | | | ADC_CH2 | ADC input channel 2. | | | | | P1.0 | Port 1 bit 0. | | 15 | | 12 | PWM0_CH2 | PWM0 output channel 2. | | 15 | 7 | 12 | IC2 | Input capture channel 2. | | | | | SPI0_CLK | SPI clock. | | | | | P1.1 | Port 1 bit 1 | | | | | PWM0_CH1 | PWM0_CH1: PWM0 output channel 1. | | 14 | 8 | 11 | IC1 | Input capture channel 1. | | | | | ADC_CH7 | ADC input channel 7. | | | | | CLKO | System clock output. | | | | 10 | P1.2 | Port 1 bit 2. | | 13 | 13 9 | | PWM0_CH0 | PWM0 output channel 0. | | | | | IC0 | Input capture channel 0. | | | | | P1.3 | Port 1 bit 3. | | 12 | 11 | 9 | I2C0_SCL | I <sup>2</sup> C clock. | | | | | [STADC] <sup>[4]</sup> | External start ADC trigger | | | | | P1.4 | Port 1 bit 4. | | 44 | 40 | 0 | PWM0_CH1 | PWM0 output channel 1. | | 11 | 10 | 8 | I2C0_SDA | I <sup>2</sup> C data. | | | | | PWM0_BRAKE | Fault Brake input. | | | | | P1.5 | Port 1 bit 5. | | 10 | 6 | 7 | PWM0_CH5 | PWM0 output channel 5. | | 10 | 6 | 7 | IC7 | Input capture channel 7. | | | | | SPI0_SS | SPI slave select input. | | | | | P1.6 | P1.6: Port 1 bit 6. | | 0 | 4 | F | ICE_DAT | ICP / OCD data input or output. | | 8 | 4 | 5 | UART1_TXD/ | Serial port 1 transmit data output. | | | | | [I2C0_SDA] [3] | I <sup>2</sup> C data. | | | | | P1.7 | Port 1 bit 7. | | 6 | 2 | 3 | ĪNT1 | External interrupt 1 input. | | | | | ADC_CH0 | ADC input channel 0. | nuvoTon | Pin Number | | | Compleal | Multi Function December [1] | | | |------------|-----------|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | MS51FB9AE | MS51XB9AE | MS51XB9BE | Symbol | Multi-Function Description <sup>[1]</sup> | | | | | | | P2.0/ | Port 2 bit 0 input pin available when RPD (CONFIG0.2) is programmed as 0. | | | | 4 | 4 18 | 1 | nRESET | nRESET pin is a Schmitt trigger input pin for hardware device reset. A low on this pin resets the device. nRESETpin has an internal pull-up resistor allowing power-on reset by simply connecting an external capacitor to GND. | | | | | | 12 | P3.0 | Port 3 bit 0 available when the internal oscillator is used as the system clock. | | | | _ | | | ADC_CH1 | ADC input channel 1. | | | | 5 | 17 | | ĪNT0 | External interrupt 0 input. | | | | | | | OSCIN | If the ECLK mode is enabled, Xin is the external clock input pin. | | | # Note: nuvoTon - 1. All I/O pins can be configured as a interrupt pin. This feature is not listed in multi-function description. - 2. UART0\_TXD and UART0\_RXD pins are software exchangeable by UART0PX (AUXR1.2). 3. [I2C] alternate function remapping option. I<sup>2</sup>C pins is software switched by I2CPX (I2CON.0). - 4. [STADC] alternate function remapping option. STADC pin is software switched by STADCPX(ADCCON1.6). - 5. PIOx register decides which pins are PWM or GPIO. Table 4.2-1 Pin Description #### 5 **BLOCK DIAGRAM** nuvoton # 5.1 MS51FB9AE / MS51XB9AE / MS51XB9BE Block Diagram Figure 5.1-1 Functional Block Diagram shows the MS51XB9AE / MS51XB9BE / MS51FB9AE functional block diagram and gives the outline of the device. User can find all the peripheral functions of the device in the diagram. Figure 5.1-1 Functional Block Diagram # **6.1 Memory Organization** nuvoton A standard 80C51 based microcontroller divides the memory into two different sections, Program Memory and Data Memory. The Program Memory is used to store the instruction codes, whereas the Data Memory is used to store data or variations during the program execution. The Data Memory occupies a separate address space from Program Memory. In MS51, there are 256 Bytes of internal scratch-pad RAM. For many applications those need more internal RAM, the MS51 provides another on-chip 1K Bytes of RAM, which is called XRAM, accessed by MOVX instruction. The whole embedded flash, functioning as Program Memory, is divided into three blocks: Application ROM (APROM) normally for User Code, Loader ROM (LDROM) normally for Boot Code, and CONFIG bytes for hardware initialization. Actually, APROM and LDROM function in the same way but have different size. Each block is accumulated page by page and the page size is 128 Bytes. The flash control unit supports Erase, Program, and Read modes. The external writer tools though specific I/O pins, In-Application-Programming (IAP), or In-System-Programming (ISP) can both perform these modes. # 6.1.1 Program Memory The Program Memory stores the program codes to execute as shown in Figure 6.1-1 MS51 Program Memory Map. After any reset, the CPU begins execution from location 0000H. To service the interrupts, the interrupt service locations (called interrupt vectors) should be located in the Program Memory. Each inerrupt is assigned with a fixed location in the Program Memory. The interrupt causes the CPU to jump to that location with where it commences execution of the interrupt service routine (ISR). External Interrupt 0, for example, is assigned to location 0003H. If External Interrupt 0 is going to be used, its service routine should begin at location 0003H. If the interrupt is not going to be used, its service location is available as general purpose Program Memory. The interrupt service locations are spaced at an interval of eight Bytes: 0003H for External Interrupt 0, 000BH for Timer 0, 0013H for External Interrupt 1, 001BH for Timer 1, etc. If an interrupt service routine is short enough (as is often the case in control applications), it can reside entirely within the 8-Byte interval. However longer service routines should use a JMP instruction to skip over subsequent interrupt locations if other interrupts are in use. The MS51 provides two internal Program Memory blocks APROM and LDROM. Although they both behave the same as the standard 8051 Program Memory, they play different rules according to their ROM size. The APROM on MS51 can be up to 16K Bytes. User Code is normally put inside. CPU fetches instructions here for execution. The MOVC instruction can also read this region. The other individual Program Memory block is called LDROM. The normal function of LDROM is to store the Boot Code for ISP. It can update APROM space and CONFIG bytes. The code in APROM can also re-program LDROM. For ISP details and configuration bit setting related with APROM and LDROM, see Section 6.3.1.5"In-System-Programming (ISP)" on page 195. Note that APROM and LDROM are hardware individual blocks, consequently if CPU re-boots from LDROM, CPU will automatically re-vector Program Counter 0000H to the LDROM start address. Therefore, CPU accounts the LDROM as an independent Program Memory and all interrupt vectors are independent from APROM. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-------------|---|---| | - | - | - | - | - | LDSIZE[2:0] | | | | - | - | - | - | - | R/W | | | Factory default value: 1111 1111b | Bit | Name | Description | |-------|-------------|----------------------------------------------| | [2:0] | LDSIZE[2:0] | LDROM Size Select | | | | This field selects the size of LDROM. | | | | 111 = No LDROM. APROM is 16K Bytes. | | | | 110 = LDROM is 1K Bytes. APROM is 15K Bytes. | | | | 101 = LDROM is 2K Bytes. APROM is 14K Bytes. | | | | 100 = LDROM is 3K Bytes. APROM is 13K Bytes. | | | | 0xx = LDROM is 4K Bytes. APROM is 12K Bytes. | Figure 6.1-1 MS51 Program Memory Map and Boot Select # 6.1.2 Data Flash MS51 Series Data Flash is shared with APROM or LDROM. Any page of APROM or LDROM can be used as non-volatile data flash storage and size no need special configuration. The base address of Data Flash is determined by applying IAP, For IAP details, please see Chapter 6.3 Flash Memory Contorl In-Application-Programming (IAP). All of embedded flash memory is 128 bytes per page erased. #### 6.1.3 **Security Protection Memory (SPROM)** nuvoton The security protection memory (SPROM) is used to store instructions for security application. The SPROM includes 128 bytes at location address FF80H ~ FFFFH and doesn't support "whole chip erase command". Figure 6.1-2 SPROM Memory Mapping And SPROM Security Mode shows that the last byte of SPROM (address: FFFFH) is used to identify the SPROM code is non-secured or secured mode. Figure 6.1-2 SPROM Memory Mapping And SPROM Security Mode - (1) SPROM non-secured mode (the last byte is 0xFF). The access behavior of SPROM is the same with APROM and LDROM. All area can be read by CPU or ISP command, and can be erased and programmed by ISP command. - (2) SPROM secured mode (the last byte is not 0xFF). In order to conceal SPROM code in secured mode, CPU only can perform instruction fetch and get data from SPROM when CPU is run at SPROM area. Otherwise, CPU will get all 00H for data access. In order to protect SPROM, the CPU instruction fetch will also get zero value when ICE (OCD) port is connected in secured code. At this mode, SPROM doesn't support ISP program, read or erase. #### 6.1.4 **Config Bytes** The MS51 has several hardware configuration bytes, called CONFIG, those are used to configure the hardware options such as the security bits, system clock source, and so on. These hardware options can be re-configured through the parallel Writer, In-Circuit-Programming (ICP), or In-Application-Programming (IAP). Several functions, which are defined by certain CONFIG bits are also available to be re-configured by SFR. Therefore, there is a need to load such CONFIG bits into respective SFR bits. Such loading will occur after resets. These SFR bits can be continuously controlled via user's software. Note: CONFIG bits marked as "-"should always keep un-programmed. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|--------|-------|---|-----|------|---| | CBS | - | OCDPWM | OCDEN | - | RPD | LOCK | - | | R/W | = | R/W | R/W | - | R/W | R/W | - | | Bit | Name | Description | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | CBS | CONFIG Boot Select This bit defines from which block that MCU re-boots after resets except software reset. 1 = MCU will re-boot from APROM after resets except software reset. 0 = MCU will re-boot from LDROM after resets except software reset. | | [5] | OCDPWM | PWM Output State Under OCD Halt This bit decides the output state of PWM when OCD halts CPU. 1 = Tri-state pins those are used as PWM outputs. 0 = PWM continues. Note that this bit is valid only when the corresponding PIO bit of PWM channel is set as 1. | | [4] | OCDEN | OCD Enable 1 = OCD Disabled. 0 = OCD Enabled. Note: If MCU run in OCD debug mode and OCDEN = 0, hard fault reset will be disabled and only Hard F flag be asserted. | | [2] | RPD | Reset Pin Disable 1 = The reset function of P2.0/Nrst pin Enabled. P2.0/Nrst functions as the external reset pin. 0 = The reset function of P2.0/Nrst pin Disabled. P2.0/Nrst functions as an input-only pin P2.0. | | [1] | LOCK | Chip Lock Enable 1 = Chip is unlocked. Flash Memory is not locked. Their contents can be read out through a parallel Writer/ICP programmer. 0 = Chip is locked. Whole Flash Memory is locked. Their contents read through a parallel Writer or ICP programmer will be all blank (FFH). Programming to Flash Memory is invalid. Note that CONFIG bytes are always unlocked and can be read. Hence, once the chip is locked, the CONFIG bytes cannot be erased or programmed individually. The only way to disable chip lock is execute "whole chip erase". However, all data within the Flash Memory and CONFIG bits will be erased when this procedure is executed. If the chip is locked, it does not alter the IAP function. | Figure 6.1-3 CONFIG0 Any Reset Reloading | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-------------|---|---| | - | - | - | - | - | LDSIZE[2:0] | | | | - | = | - | - | - | R/W | | | | Bit | Name | Description | |-------|-------------|----------------------------------------------| | [2:0] | LDSIZE[2:0] | LDROM Size Select | | | | 111 = No LDROM. APROM is 16 Kbytes. | | | | 110 = LDROM is 1 Kbytes. APROM is 15 Kbytes. | | | | 101 = LDROM is 2 Kbytes. APROM is 14 Kbytes. | | | | 100 = LDROM is 3 Kbytes. APROM is 13 Kbytes. | | | | 0xx = LDROM is 4 Kbytes. APROM is 12 Kbytes. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|---|---|-------|--------|---|---| | CBODEN | CBOV[2:0] | | | BOIAP | CBORST | - | - | | R/W | R/W | | | R/W | R/W | - | - | | Bit | Name | Description | |-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7] | CBODEN | CONFIG Brown-Out Detect Enable 1 = Brown-out detection circuit on. 0 = Brown-out detection circuit off. | | [5:4] | CBOV[1:0] | CONFIG Brown-Out Voltage Select $11 = V_{BOD} \text{ is } 2.2V.$ $10 = V_{BOD} \text{ is } 2.7V.$ $01 = V_{BOD} \text{ is } 3.7V.$ $00 = V_{BOD} \text{ is } 4.4V.$ | | [3] | BOIAP | Brown-Out Inhibiting IAP This bit decides whether IAP erasing or programming is inhibited by brown-out status. This bit is valid only when brown-out detection is enabled. 1 = IAP erasing or programming is inhibited if V <sub>DD</sub> is lower than V <sub>BOD</sub> . 0 = IAP erasing or programming is allowed under any workable V <sub>DD</sub> . | | [2] | CBORST | CONFIG Brown-Out Reset Enable This bit decides whether a brown-out reset is caused by a power drop below V <sub>BOD</sub> . 1 = Brown-out reset Enabled. 0 = Brown-out reset Disabled. | Figure 6.1-4 CONFIG2 Power-On Reset Reloading | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|---------|---|---|---|---|---| | | WDTE | EN[3:0] | | - | - | - | - | | R/W | | | | - | - | = | - | | Bit | Name | Description | |-------|------------|-------------------------------------------------------------------------------------------------------| | [7:4] | WDTEN[3:0] | WDT Enable | | | | This field configures the WDT behavior after MCU execution. | | | | 1111 = WDT is Disabled. WDT can be used as a general purpose timer via software control. | | | | 0101 = WDT is Enabled as a time-out reset timer and it stops running during Idle or Power-down mode. | | | | Others = WDT is Enabled as a time-out reset timer and it keeps running during Idle or Powerdown mode. | | [3:0] | - | Reserved | # 6.1.5 Data Memory # 6.1.5.1 Internal Data Memory Figure 6.1-5 Data Memory Map Figure 6.1-5 Data Memory Map shows the internal Data Memory spaces available on MS51. Internal Data Memory occupies a separate address space from Program Memory. The internal Data Memory can be divided into three blocks. They are the lower 128 bytes of RAM, the upper 128 bytes of RAM, and the 128 bytes of SFR space. Internal Data Memory addresses are always 8-bit wide, which implies an address space of only 256 bytes. Direct addressing higher than 7FH will access the special function registers (SFR) space and indirect addressing higher than 7FH will access the upper 128 bytes of RAM. Although the SFR space and the upper 128 bytes of RAM share the same logic address, 80H through FFH, actually they are physically separate entities. Direct addressing to distinguish with the higher 128 bytes of RAM can only access these SFR. Sixteen addresses in SFR space are either byte-addressable or bit-addressable. The bit-addressable SFR are those whose addresses end in 0H or 8H. The lower 128 bytes of internal RAM are present in all 80C51 devices. The lowest 32 bytes as general purpose registers are grouped into 4 banks of 8 registers. Program instructions call these registers as R0 to R7. Two bits RS0 and RS1 in the Program Status Word (PSW[3:4]) select which Register Bank is used. It benefits more efficiency of code space, since register instructions are shorter than instructions that use direct addressing. The next 16 bytes above the general purpose registers (byte-address 20H through 2FH) form a block of bit-addressable memory space (bit-address 00H through 7FH). The 80C51 instruction set includes a wide selection of single-bit instructions, and the 128 bits in this area can be directly addressed by these instructions. The bit addresses in this area are 00H through 7FH. Either direct or indirect addressing can access the lower 128 bytes space. However, the upper 128 bytes can only be accessed by indirect addressing. Another application implemented with the whole block of internal 256 bytes RAM is used for the stack. This area is selected by the Stack Pointer (SP), which stores the address of the top of the stack. Whenever a JMP, CALL or interrupt is invoked, the return address is placed on the stack. There is no restriction as to where the stack can begin in the RAM. By default however, the Stack Pointer contains 07H at reset. User can then change this to any value desired. The SP will point to the last used value. Therefore, the SP will be incremented and then address saved onto the stack. Conversely, while popping from the stack the contents will be read first, and then the SP is decreased. nuvoTon Figure 6.1-6 Internal 256 Bytes RAM Addressing # 6.1.5.2 On-Chip XRAM The MS51 provides additional on-chip 1 Kbytes auxiliary RAM called XRAM to enlarge the RAM space. It occupies the address space from 00H through FFH. The 1 Kbytes of XRAM are indirectly accessed by move external instruction MOVX @DPTR or MOVX @Ri. (See the demo code below.) Note that the stack pointer cannot be located in any part of XRAM. XRAM demo code: Assembler: ``` MOV R0,#23H ;write #5AH to XRAM with address @23H MOV A,#5AH MOVX @R0,A MOV R1,#23H ;read from XRAM with address @23H MOVX A,@R1 MOV DPTR,#0023H ;write #5BH to XRAM with address @0023H MOVA,#5BH MOVX @DPTR,A MOV DPTR,#0023H ;read from XRAM with address @0023H MOVX A,@DPTR ``` # C51: # 6.1.6 Special Function Register (SFR) The MS51 uses Special Function Registers (SFR) to control and monitor peripherals and their modes. The SFR reside in the register locations 80 to FFH and are accessed by direct addressing only. SFR those end their addresses as 0H or 8H are bit-addressable. It is very useful in cases where user would like to modify a particular bit directly without changing other bits via bit-field instructions. All other SFR are byte-addressable only. The MS51 contains all the SFR presenting in the standard 8051. However some additional SFR are built in. Therefore, some of unused bytes in the original 8051 have been given new functions. The SFR are listed below. # 6.1.6.1 SFR Page Selection To accommodate more than 128 SFR in the 0x80 to 0xFF address space, SFR paging has been implemented. By default, all SFR accesses target SFR Page 0. During device initialization, some SFR located on SFR Page 1 may need to be accessed. The register SFRS is used to switch SFR addressing page. # SFRS - SFR Page Selection | Regiser | Address | Reset Value | | | |---------|------------------------------|-------------|--|--| | SFRS | 91H, all pages, TA protected | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---------| | - | - | - | - | - | - | - | SFRPAGE | | - | - | - | - | - | - | - | R/W | | Bit | Name | Description | | |-----|------|-------------------------------------------------------------------------------------------|--| | [0] | | SFR Page Select 0 = Instructions access SFR page 0. 1 = Instructions access SFR page 1. | | # Switch SFR page demo code: | MOV TA, #0AAH<br>MOV TA, #55H<br>MOV SFRS, #01H | ;switch to SFR page 1 | |-------------------------------------------------|-----------------------| | MOV TA, #0AAH<br>MOV TA, #55H<br>MOV SFRS, #00H | ;switch to SFR page 0 | # 6.1.6.2 Timed Access Protection (TA) The MS51 has several features such as WDT and Brown-out detection that are crucial to proper operation of the system. If leaving these control registers unprotected, errant code may write undetermined value into them and results in incorrect operation and loss of control. To prevent this risk, the MS51 has a protection scheme, which limits the write access to critical SFR. This protection scheme is implemented using a timed access (TA). The following registers are related to the TA process. # TA - Timed Access nuvoton Address: C7H, all pages Reset value: 0000 0000b | Bit | Name | Description | |-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | | Timed Access The timed access register controls the access to protected SFR. To access protected bits, user should first write AAH to the TA and immediately followed by a write of 55H to TA. After these two steps, a writing permission window is opened for 4 clock cycles during this period that user may write to protected SFR. | In timed access method, the bits, which are protected, have a timed write enable window. A write is successful only if this window is active, otherwise the write will be discarded. When the software writes AAH to TA, a counter is started. This counter waits for 3 clock cycles looking for a write of 55H to TA. If the second write of 55H occurs within 3 clock cycles of the first write of AAH, then the timed access window is opened. It remains open for 4 clock cycles during which user may write to the protected bits. After 4 clock cycles, this window automatically closes. Once the window closes, the procedure should be repeated to write another protected bits. Not that the TA protected SFR are required timed access for writing but reading is not protected. User may read TA protected SFR without giving AAH and 55H to TA register. The suggestion code for opening the timed access window is shown below. ``` ; if any interrupt is enabled, disable temporally (CLR EA) MOV TA, #OAAH MOV TA, #55H (Instruction that writes a TA protected register) ;resume interrupts enabled ``` Any enabled interrupt should be disabled during this procedure to avoid delay between these three writings. If there is no interrupt enabled, the CLR EA and SETB EA instructions can be left out. Examples of timed assess are shown to illustrate correct or incorrect writing process. # Example 1, ``` VOM TA, #OAAH ;3 clock cycles MOV TA, #55H ;3 clock cycles ORL WDCON, #data ;4 clock cycles ``` # Example 2, ``` MOV TA, #OAAH ;3 clock cycles MOV TA, #55H ;3 clock cycles NOP ;1 clock cycle ANL BODCONO, #data; 4 clock cycles ``` # Example 3, ``` MOV TA, #OAAH ;3 clock cycles VOM TA, #55H ;3 clock cycles WDCON, #data1 ;3 clock cycles MOV BODCONO, #data2 ; 4 clock cycles ``` # Example 4, | MOV | TA,#0AAH | ;3 clock cycles | |-----|----------|-----------------| | NOP | ;1 | clock cycle | | MOV | TA,#55H | ;3 clock cycles | ``` ANL BODCONO, #data; 4 clock cycles ``` In the first example, the writing to the protected bits is done before the 3-clock-cycle window closes. In example 2, however, the writing to BODCON0 does not complete during the window opening, there will be no change of the value of BODCON0. In example 3, the WDCON is successful written but the BODCON0 write is out of the 3-clock-cycle window. Therefore, the BODCON0 value will not change either. In Example 4, the second write 55H to TA completes after 3 clock cycles of the first write TA of AAH, and thus the timed access window is not opened at all, and the write to the protected byte affects nothing. ### 6.1.6.3 Dual DPTRs nuvoton The original 8051 contains one DPTR (data pointer) only. With single DPTR, it is difficult to move data form one address to another with wasting code size and low performance. The MS51 provides two data pointers. Thus, software can load both a source and a destination address when doing a block move. Once loading, the software simply switches between DPTR and DPTR1 by the active data pointer selection DPS (AUXR0.0) bit. An example of 64 bytes block move with dual DPTRs is illustrated below. By giving source and destination addresses in data pointers and activating cyclic makes block RAM data move more simple and efficient than only one DPTR. The INC AUXRO instruction is the shortest (2 bytes) instruction to accomplish DPTR toggling rather than ORL or ANL. For AUXRO.1 contains a hard-wired 0, it allows toggling of the DPS bit by incrementing AUXRO without interfering with other bits in the register. ``` R0,#64 VOM ; number of bytes to move MOV DPTR, #D Addr ;load destination address INC AUXRO ; change active DPTR MOV DPTR, #S Addr ; load source address LOOP: MOVX A, @DPTR ; read source data byte ; change DPTR to destination INC AUXRO MOVX @DPTR, A ; write data to destination INC DPTR ; next destination address INC AUXR0 ; change DPTR to source INC DPTR ;next source address DJNZ RO, LOOP INC AUXRO ; (optional) restore DPS ``` AUXR0 also contains a general purpose flag GF2 in its bit 3 that can be set or cleared by the user via software. # **DPL – Data Pointer Low Byte** | Regiser | | | Address | | | Reset Value | | | |---------|----------|---|----------------|---|-----|-------------|--|--| | DPL | | | 82H, all pages | | | 0000_0000Ь | | | | 7 6 5 | | 4 | 3 | 2 | 2 1 | | | | | | DPL[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | DPL[7:0] | Data Pointer Low Byte This is the low byte of 16-bit data pointer. DPL combined with DPH serve as a 16-bit data pointer DPTR to access indirect addressed RAM or Program Memory. DPS (AUXR1.0) bit decides which data pointer, DPTR or DPTR1, is activated. | # DPH - Data Pointer High Byte | | Regiser | | Add | Iress | | | Reset Valu | /alue | | | |----------|---------|---|--------|-------|--|---|------------|-------|--|--| | | DPH | | 83H, a | b | | | | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | | 2 | 1 | 0 | | | | DPH[7:0] | | | | | | | | | | | | R/W | | | | | | | | | | | | Bit | Name | Description | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | | Data Pointer High Byte This is the high byte of 16-bit data pointer. DPH combined with DPL serve as a 16-bit data pointer DPTR to access indirect addressed RAM or Program Memory. DPS (AUXR1.0) bit decides which data pointer, DPTR or DPTR1, is activated. | # AUXR1 - Auxiliary Register 1 | Regiser | Address | Reset Value | |---------|----------------|--------------------------------------------------------------------------------------| | AUXR1 | A2H, all pages | POR 0000_0000b,<br>Software 1U00_0000b<br>nRESET pin U100_0000b<br>Others UUU0_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|-------|---|-----|---------|---|-----| | SWRF | RSTPINF | HardF | - | GF2 | UART0PX | 0 | DPS | | R/W | R/W | R/W | - | R/W | R/W | R | R/W | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [3] | GF2 | General Purpose Flag 2 The general purpose flag that can be set or cleared by the user via software. | | [0] | | Data Pointer Select 0 = Data pointer 0 (DPTR) is active by default. 1 = Data pointer 1 (DPTR1) is active. After DPS switches the activated data pointer, the previous inactivated data pointer remains its original value unchanged. | #### 6.1.6.4 SFR Memory Map | | Addr | 0/8 | 1/9 | 2/A | 3/B | 4/C | 5/D | 6/E | 7/F | |---|------|---------|-------------|--------------|---------------|----------------|--------------|----------------|----------------| | 0 | F8 | SCON_1 | PDTEN | PDTCNT | PMEN | PMD | PORDIS<br>- | EIP1 | EIPH1 | | 0 | F0 | В | CAPCON3 | CAPCON4 | SPCR<br>SPCR2 | SPSR | SPDR<br>- | AINDIDS | EIPH | | 0 | E8 | ADCCON0 | PICON | PINEN | PIPEN | PIF | C2L | C2H | EIP<br>- | | 0 | E0 | ACC | ADCCON1 | ADCCON2 | ADCDLY | C0L | C0H | C1L | C1H | | 0 | D8 | PWMCON0 | PWMPL | PWM0L | PWM1L | PWM2L | PWM3L | PIOCON0 | PWMCON1 | | 0 | D0 | PSW | PWMPH | PWM0H | PWM1H | PWM2H | PWM3H | PNP | FBD | | 0 | C8 | T2CON | T2MOD | RCMP2L | RCMP2H | TL2<br>PWM4L | TH2<br>PWM5L | ADCMPL - | ADCMPH<br>- | | 0 | C0 | I2CON | I2ADDR | ADCRL<br>- | ADCRH<br>- | T3CON<br>PWM4H | RL3<br>PWM5H | RH3<br>PIOCON1 | TA | | 0 | В8 | IP | SADEN | SADEN_1 | SADDR_1 | I2DAT | I2STAT | I2CLK | I2TOC | | 0 | В0 | P3 | P0M1<br>P0S | P0M2<br>P0SR | P1M1<br>P1S | P1M2<br>P1SR | P2S | - | IPH<br>PWMINTC | | 0 | A8 | IE | SADDR | WDCON | BODCON1 | P3M1<br>P3S | P3M2<br>P3SR | IAPFD | IAPCN | | 0 | A0 | P2 | - | AUXR1 | BODCON0 | IAPTRG | IAPUEN | IAPAL | IAPAH | | 0 | 98 | SCON | SBUF | SBUF_1 | EIE | EIE1 | - | - | CHPCON | | 0 | 90 | P1 | SFRS | CAPCON0 | CAPCON1 | CAPCON2 | CKDIV | CKSWT | CKEN | | 0 | 88 | TCON | TMOD | TL0 | TL1 | TH0 | TH1 | CKCON | WKCON | | 0 | 80 | P0 | SP | DPL | DPH | RCTRIM0 | RCTRIM1 | RWK | PCON | **Note**: Unoccupied addresses in the SFR space marked in "-" are reserved for future use. Accessing these areas will have an indeterminate effect and should be avoided. Table 6.1-1 Special Function Register Memory Map #### SFR Bit Description And Reset Value 6.1.6.5 | Symbol | Definition | Addr<br>Page | MSB | | | | | | | LSB[1] | Reset<br>Value <sup>[2]</sup> | |----------------------|---------------------------------------------|--------------|----------------|-----------|---------|----------|----------|----------|-----------|----------|-------------------------------| | EIPH1 | Extensive interrupt priority high 1 | FFH<br>(0) | , | - | - | - | , | PWKTH | РТ3Н | PSH_1 | 0000 0000ь | | EIP1 | Extensive interrupt priority 1 | FEH<br>(0) | - | - | - | - | - | PWKT | PT3 | PS_1 | 0000 0000ь | | PMD | PWM mask data | FCH | - | - | PMD5 | PMD4 | PMD3 | PMD2 | PMD1 | PMD0 | 0000 0000b | | PMEN | PWM mask enable | FBH | - | - | PMEN5 | PMEN4 | PMEN3 | PMEN2 | PMEN1 | PMEN0 | 0000 0000b | | PDTCNT [4] | PWM dead-time counter | FAH | | | | PDT | CNT[7:0] | | | | 0000 0000ь | | PDTEN <sup>[4]</sup> | PWM dead-time enable | F9H | - | - | - | PDTCNT.8 | - | PDT45EN | PDT23EN | PDT01EN | 0000 0000ь | | SCON_1 | Serial port 1 control | F8H | SM0_1/<br>FE_1 | SM1_1 | SM2_1 | REN_1 | TB8_1 | RB8_1 | TI_1 | RI_1 | 0000 0000ь | | EIPH | Extensive interrupt priority high | F7H | PT2H | PSPIH | PFBH | PWDTH | PPWMH | PCAPH | PPIH | PI2CH | 0000 0000ь | | AINDIDS | ADC channel digital input disable | F6H | P11DIDS | P03DIDS | P04DIDS | P05DIDS | P06DIDS | P07DIDS | P30DIDS | P17DIDS | 0000 0000ь | | SPDR | SPI data | F5H<br>(0) | | | | SP | DR[7:0] | | | | 0000 0000ь | | SPSR | SPI status | F4H | SPIF | WCOL | SPIOVF | MODF | DISMODF | TXBUF | - | - | 0000 0000b | | SPCR | SPI control | F3H<br>(0) | SSOE | SPIEN | LSBFE | MSTR | CPOL | СРНА | SPI | R[1:0] | 0000 0000ь | | SPCR2 | SPI control 2 | F3H<br>(1) | - | - | - | - | - | - | SPI | S[1:0] | 0000 0000Ь | | CAPCON4 | Input capture control 4 | F2H | - | - | - | - | CAP23 | CAP22 | CAP21 | CAP20 | 0000 0000ь | | CAPCON3 | Input capture control 3 | F1H | CAP13 | CAP12 | CAP11 | CAP10 | CAP03 | CAP02 | CAP01 | CAP00 | 0000 0000ь | | В | B register | F0H | B.7 | B.6 | B.5 | B.4 | B.3 | B.2 | B.1 | B.0 | 0000 0000b | | EIP | Extensive interrupt priority | EFH | PT2 | PSPI | PFB | PWDT | PPWM | PCAP | PPI | PI2C | 0000 0000ь | | C2H | Input capture 2 high byte | EEH | | | | C2 | 2H[7:0] | | | | 0000 0000Ь | | C2L | Input capture 2 low byte | EDH | | | | C | 2L[7:0] | | | | 0000 0000Ь | | PIF | Pin interrupt flag | ECH | PIF7 | PIF6 | PIF5 | PIF4 | PIF3 | PIF2 | PIF1 | PIF0 | 0000 0000b | | PIPEN | Pin interrupt high level/rising edge enable | EBH | PIPEN7 | PIPEN6 | PIPEN5 | PIPEN4 | PIPEN3 | PIPEN2 | PIPEN1 | PIPEN0 | 0000 0000ь | | PINEN | Pin interrupt low level/falling edge enable | EAH | PINEN7 | PINEN6 | PINEN5 | PINEN4 | PINEN3 | PINEN2 | PINEN1 | PINEN0 | 0000 0000ь | | PICON | Pin interrupt control | E9H | PIT67 | PIT45 | PIT3 | PIT2 | PIT1 | PIT0ADC | PIP | S[1:0] | 0000 0000b | | ADCCON0 | ADC control 0 | E8H<br>(0) | ADCF | ADCS | ETGSEL1 | ETGSEL0 | ADCHS3 | ADCHS2 | ADCHS1 | ADCHS0 | 0000 0000ь | | C1H | Input capture 1 high byte | E7H | | | | C1 | IH[7:0] | | | | 0000 0000ь | | C1L | Input capture 1 low byte | E6H | | | | C. | 1L[7:0] | | | | 0000 0000ь | | СОН | Input capture 0 high byte | E5H | | | | C | )H[7:0] | | | | 0000 0000ь | | COL | Input capture 0 low byte | E4H | | | | C | DL[7:0] | | | | 0000 0000b | | ADCDLY | ADC trigger delay | E3H | | | | ADC | DLY[7:0] | | | | 0000 0000b | | ADCCON2 | ADC control 2 | E2H<br>(0) | ADFBEN | ADCMPOP | ADCMPE | N ADCMP | 0 - | - | - | ADCDLY.8 | 0000 0000ь | | ADCCON1 | ADC control 1 | E1H<br>(0) | OCEN | STADCPX | ADC | DIV[1:0] | FTG. | ΓΥΡ[1:0] | ADCEX | ADCEN | 0000 0000Ь | | ACC | Accumulator | E0H | ACC.7 | ACC.6 | ACC.5 | ACC.4 | | ACC.2 | ACC.1 | ACC.0 | 0000 0000b | | PWMCON1 | PWM control 1 | DFH | PWMN | MOD[1:0] | GP | PWMTY | P FBINEN | | PWMDIV[2: | 0] | 0000 0000b | | PIOCON0 | PWM I/O switch 0 | DEH | - | - | PIO05 | PIO04 | PIO03 | PIO02 | PIO01 | PIO00 | 0000 0000b | | PWM3L | PWM0 channel 3 duty low byte | DDH | | PWM3[7:0] | | | | | | | | | PWM2L | PWM0 channel 2 duty low byte | DCH | | | | PW | M2[7:0] | | | | 0000 0000ь | | Description Description Dah | Symbol | Definition | Addr<br>Page | MSB | | | | | | | LSB[1] | Reset<br>Value <sup>[2]</sup> | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|--------------|--------|---------|------------|----------|------------|---------|----------|--------|-------------------------------| | PWMMC Depth Depth PWMRP Dept | | | DBH | | | | PW | M1[7:0] | | | | 0000 0000b | | PWMPCOND PWMCOND PWM | 21///// | | DAH | | | | PW | M0[7:0] | | | | 0000 0000b | | Post | | | D9H | | | | PW | MP[7:0] | | | | 0000 0000b | | PNP | 21/1/11/11 : (1) (1) | | D8H | PWMRUN | LOAD | PWMF | CLRPWM | - | - | - | - | 0000 0000ь | | PWMS | FBD B | Brake data | D7H | FBF | FBINLS | FBD5 | FBD4 | FBD3 | FBD2 | FBD1 | FBD0 | 0000 0000ь | | PWM2H May high byte D9H | | • | D6H | - | - | PNP5 | PNP4 | PNP3 | PNP2 | PNP1 | PNP0 | 0000 0000ь | | PWM/H Description Descri | d d | duty high byte | D5H | | | | PWI | M3[15:8] | | | | 0000 0000b | | PWMNH duty high byte D3H | 2V/IV/2H | | D4H | | | | PWI | M2[15:8] | | | | 0000 0000b | | PWM/PH | 2\//\//11H | | D3H | | | | PWI | M1[15:8] | | | | 0000 0000b | | Power Powe | 2\//K/()H | | D2H | | | | PWI | M0[15:8] | | | | 0000 0000Ь | | ADCMPH | 2/////PH I | | D1H | | | | PWI | MP[15:8] | | | | 0000 0000ь | | ADCMPL byte CEH ADCMP[17:4] | | | | CY | AC | F0 | RS1 | RS0 | OV | - | Р | 0000 0000b | | PWMSL PWMO channel 5 CDH | 4DC:MPH | , , | | | | | ADC | MP[11:4] | | | | 0000 0000ь | | TH2 | 41)(.)(/ P | • | CEH | - | - | - | - | | ADCM | P[3:0] | | 0000 0000Ь | | Timer 2 high byte | 21/////// | | | | | | PW | M5 [7:0] | | | | 0000 0000ь | | TL2 | тн2 т | Γimer 2 high byte | - | | | | TH | H2[7:0] | | | | 0000 0000ь | | | 21/1/12/1 | | | | | | PW | M4[7:0] | | | | 0000 0000b | | RCMP2H Nigh byte CBH RCMP2H[7:0] C0000000000000000000000000000000000 | TL2 T | Γimer 2 low byte | | | | | ΤΙ | _2[7:0] | | | | 0000 0000ь | | Name | 7(.IV/P/H I | • | СВН | | | | RCM | P2H[7:0] | | | | 0000 0000b | | T2CON Timer 2 control C8H TF2 - - - TR2 - CM/RLZ 0000 | RUNDA I | • | | | | | RCM | IP2L[7:0] | | | | 0000 0000ь | | TA | | | | | | T2DIV[2:0] | | CAPCR | | R LD | | 0000 0000b | | PIOCON1 | | | C8H | TF2 | - | - | - | - | TR2 | - | CM/RL2 | 0000 0000b | | PIOCON1 PWM I/O switch 1 (1) - - PIO15 - PIO15 PIO17 PIO17 - 0000 | ΙΔ Ι | | | | | | T | A[7:0] | | 1 | 1 | 0000 0000b | | PWM5H PWM0 channel 5 C5H (1) PWM5 [15:8] D000 | PIOCON1 P | PWM I/O switch 1 | | - | - | PIO15 | - | PIO13 | PIO12 | PIO11 | - | 0000 0000b | | RL3 | KH.3 | • | | | | | RI | H3[7:0] | | | | 0000 0000ь | | PWM4H PWM4 duty high byte C4H (1) PWM4[15:8] D000 | | | | | | | PWI | //5 [15:8] | | | | 0000 0000b | | PWM4H PWM4 duty high byte C4H (1) PWM4[15:8] 0000 or 000 o | RI 3 I. | | | | | | RI | _3[7:0] | | | | 0000 0000ь | | T3CON Timer 3 control C4H (0) SMOD_1 SMOD_1 BRCK TF3 TR3 T3PS[2:0] 0000 (0) ADCRH ADC result high byte C3H (0) ADCR[11:4] 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 (0) 0000 ( | | • | C4H | | | | PWI | M4[15:8] | | | | 0000 0000b | | ADCRH ADC result high byte (0) ADCR[11:4] 0000 ADCR[11:4] 0000 ADCRL ADC result low byte (0) ADCR[3:0] 0000 ADCRL ADC result low byte (0) ADCR[3:0] 0000 0 | ГЗСОИ Т | Fimer 3 control | C4H | SMOD_1 | SMOD0_1 | BRCK | TF3 | TR3 | | T3PS[2:0 | ] | 0000 0000b | | ADC result low byte (0) ADCR[3:0] 00001 12ADDR | ADCRH A | ADC result high byte | | • | | | ADO | CR[11:4] | • | | | 0000 0000b | | Address CTH | ADCRL A | ADC result low byte | | - | - | - | - | | ADCF | R[3:0] | | 0000 0000b | | I2TOC I2C time-out counter BFH - - - - I2TOCEN DIV I2TOF 0000 I2CLK I2C clock BEH I2CLK[7:0] 0000 0000 I2STAT I2C status BDH I2STAT[7:3] 0 0 0 1111 | | | C1H | | | | I2ADDR[7 | :1] | | | GC | 0000 0000b | | I2CLK I2C clock BEH I2CLK[7:0] 0000 I2STAT I2C status BDH I2STAT[7:3] 0 0 0 1111 | | | | | I2CEN | STA | STO | SI | | | | 0000 0000b | | I2STAT | | | | - | - | - | - | - | 12TOCEN | I DIV | I2TOF | 0000 0000b | | | | | | | | 1007.477 | | LK[7:0] | 1 ^ | T _ | 1 ^ | 0000 1001b | | NEDAT NEV VOIG LOUIT IZUMITAU IZUMITAU IZUMITAU | | | | | | 1251A1[7: | • | ΔT[7·0] | U | I 0 | Į 0 | 1111 1000b<br>0000 0000b | | | | | | | | | | | | | | 0000 0000b | nuvoton | Symbol | Definition | Addr<br>Page | MSB | | | | | | | LSB[1] | Reset<br>Value <sup>[2]</sup> | |-----------------------|-------------------------------|--------------|--------------|---------|---------|----------------------|--------------------|----------------------|----------|--------------------|-----------------------------------------------------------------------------------------------------| | SADEN_1 | Slave 1 address<br>mask | BAH | | | | SAD | EN_1[7:0] | | | | 0000 0000b | | SADEN | Slave 0 address<br>mask | В9Н | | | | SAI | DEN[7:0] | | | | 0000 0000ь | | IP | Interrupt priority | B8H | • | PADC | PBOD | PS | PT1 | PX1 | PT0 | PX0 | 0000 0000b | | PWMINTC | PWM Interrupt<br>Control | B7H<br>(1) | - | - | INTTYP1 | INTTYP0 | - | INTSEL2 | INTSEL1 | INTSEL0 | 0000 0000ь | | IPH | Interrupt priority high | B7H<br>(0) | - | PADCH | PBODH | PSH | PT1H | PX1H | PT0H | PX0H | 0000 0000ь | | P2S | P20 Setting | B5H | P20UP | - | - | - | T10E | T0OE | - | P2S.0 | 0000 0000b | | P1SR | P1 slew rate | B4H<br>(1) | P1SR.7 | P1SR.6 | P1SR.5 | P1SR.4 | P1SR.3 | P1SR.2 | P1SR.1 | P1SR.0 | 0000 0000ь | | P1M2 | P1 mode select 2 | B4H<br>(0) | P1M2.7 | P1M2.6 | P1M2.5 | P1M2.4 | P1M2.3 | P1M2.2 | P1M2.1 | P1M2.0 | 0000 0000ь | | P1S | P1 Schmitt trigger input | B3H<br>(1) | P1S.7 | P1S.6 | P1S.5 | P1S.4 | P1S.3 | P1S.2 | P1S.1 | P1S.0 | 0000 0000ь | | P1M1 | P1 mode select 1 | B3H<br>(0) | P1M1.7 | P1M1.6 | P1M1.5 | P1M1.4 | P1M1.3 | P1M1.2 | P1M1.1 | P1M1.0 | 1111 1111b | | P0SR | P0 slew rate | B2H<br>(1) | P0SR.7 | P0SR.6 | P0SR.5 | P0SR.4 | P0SR.3 | P0SR.2 | P0SR.1 | P0SR.0 | 0000 0000ь | | P0M2 | P0 mode select 2 | B2H<br>(0) | P0M2.7 | P0M2.6 | P0M2.5 | P0M2.4 | P0M2.3 | P0M2.2 | P0M2.1 | P0M2.0 | 0000 0000Ь | | P0S | P0 Schmitt trigger input | B1H<br>(1) | P0S.7 | P0S.6 | P0S.5 | P0S.4 | P0S.3 | P0S.2 | P0S.1 | P0S.0 | 0000 0000b | | P0M1 | P0 mode select 1 | B1H<br>(0) | P0M1.7 | P0M1.6 | P0M1.5 | P0M1.4 | P0M1.3 | P0M1.2 | P0M1.1 | P0M1.0 | 1111 1111b | | P3 | Port 3 | вон | 0 | 0 | 0 | 0 | 0 | 0 | 0 | P3.0 | Output latch,<br>0000 0001b<br>Input<br>0000 000Xb <sup>[3]</sup> | | IAPCN | IAP control | AFH | IAPA[ | 17:16] | FOEN | FCEN | | FCTF | RL[3:0] | | 0011 0000b | | IAPFD | IAP flash data | AEH | | | | IAF | PFD[7:0] | | | | 0000 0000b | | P3SR | P3 slew rate | ADH<br>(1) | ī | - | - | - | - | - | - | P3SR.0 | 0000 0000b | | P3M2 | P3 mode select 2 | ADH<br>(0) | - | - | - | - | - | - | - | P3M2.0 | 0000 0000b | | P3S | P3 Schmitt trigger input | ACH<br>(1) | - | - | - | - | - | - | - | P3S.0 | 0000 0000b | | P3M1 | P3 mode select 1 | ACH<br>(0) | i | - | - | - | - | - | - | P3M1.0 | 0000 0001b | | BODCON1 | Brown-out detection control 1 | ABH | - | - | - | - | - | LPBO | D[1:0] | BODFLT | POR,<br>0000 0001b<br>Others,<br>0000 0UUUb | | WDCON[4] | Watchdog Timer control | ААН | WDTR | WDCLR | WDTF | WIDPD | WDTRF | | WDPS[2:0 | 1 | POR,<br>0000 0111b<br>WDT,<br>0000 1UUUb<br>Others,<br>0000 UUUUb | | SADDR | Slave 0 address | A9H | | | | SAI | DDR[7:0] | | | | 0000 0000b | | IE | Interrupt enable | A8H | EA | EADC | EBOD | ES | ET1 | EX1 | ET0 | EX0 | 0000 0000b | | IAPAH | IAP address high byte | А7Н | | | | IAF | PA[15:8] | | | | 0000 0000b | | IAPAL | IAP address low byte | A6H | | | | IA | PA[7:0] | | | | 0000 0000b | | IAPUEN <sup>[4]</sup> | IAP update enable | A5H | - | - | - | - | - | CFUEN | LDUEN | APUEN | 0000 0000b | | IAPTRG <sup>[4]</sup> | IAP trigger | A4H | - | - | - | - | - | - | - | IAPGO | 0000 0000b | | BODCON0 [4] | Brown-out detection control 0 | АЗН | BODEN<br>[5] | - | BOV | [1:0] <sup>[5]</sup> | BOF <sup>[6]</sup> | BORST <sup>[5]</sup> | BORF | BOS <sup>[7]</sup> | POR,<br>CCCC XC0Xb<br>BOD,<br>UUUU XU1Xb<br>Others,<br>UUUU XUUXb | | AUXR1 | Auxiliary register 1 | A2H | SWRF | RSTPINF | HardF | - | GF2 | UART0PX | 0 | DPS | POR,<br>0000 0000b<br>Software,<br>1U00 0000b<br>nRESET pin,<br>U100 0000b<br>Others,<br>UUU0 0000b | | Symbol | Definition | Addr<br>Page | MSB | | | | | | | LSB[1] | Reset<br>Value <sup>[2]</sup> | |-----------------------|----------------------------------|--------------|--------|--------|--------|---------|-----------|---------|----------|-------------|--------------------------------------------------------------------| | P2 | Port 2 | АОН | 0 | 0 | 0 | 0 | 0 | 0 | 0 | P2.0 | Output latch,<br>0000 000Xb<br>Input,<br>0000 000Xb <sup>[3]</sup> | | CHPCON <sup>[4]</sup> | Chip control | 9FH | SWRST | IAPFF | - | - | - | - | BS[5] | IAPEN | Software,<br>0000 00U0b<br>Others,<br>0000 00C0b | | | | 9DH | - | - | HardF | POF | RSTPINF | BORF | WDTRF | SWRF | | | EIE1 | Extensive interrupt enable 1 | 9CH | - | - | - | - | - | EWKT | ET3 | ES_1 | 0000 0000Ь | | EIE | Extensive interrupt enable | 9BH | ET2 | ESPI | EFB | EWDT | EPWM | ECAP | EPI | EI2C | 0000 0000Ь | | SBUF_1 | Serial port 1 data buffer | 9AH | | | | SBL | JF_1[7:0] | | • | • | 0000 0000ь | | SBUF | Serial port 0 data buffer | 99H | | | | SB | BUF[7:0] | | | | 0000 0000b | | SCON | Serial port 0 control | 98H | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | 0000 0000b | | CKEN <sup>[4]</sup> | Clock enable | 97H | | N[1:0] | HIRCEN | - | - | - | - | CKSWTF | 0011 0000b | | CKSWT <sup>[4]</sup> | Clock switch | 96H | - | - | HIRCST | - | ECLKST | osc | [1:0] | | 0011 0000b | | CKDIV | Clock divider | 95H | | 1 | | l | DIV[7:0] | | 3 | 1 | 0000 0000b | | CAPCON2 | Input capture control | 94H | - | ENF2 | ENF1 | ENF0 | - | - | - | - | 0000 0000b | | CAPCON1 | Input capture control | 93H | - | - | CAP2 | LS[1:0] | CAP1I | _S[1:0] | CAP | 0LS[1:0] | 0000 0000ь | | CAPCON0 | Input capture control | 92H | - | CAPEN2 | CAPEN1 | CAPEN0 | - | CAPF2 | CAPF1 | CAPF0 | 0000 0000ь | | SFRS <sup>[4]</sup> | SFR page selection | 91H | - | - | - | - | - | - | - | SFRPSEL | 0000 0000b | | P1 | Port 1 | 90H | P1.7 | P1.6 | P1.5 | P1.4 | P1.3 | P1.2 | P1.1 | P1.0 | Output latch,<br>1111 1111b<br>Input<br>XXXX XXXXb | | WKCON | Self Wake-up Timer control | 8FH | - | - | - | WKTF | WKTR | | WKPS[2:0 | )] | 0000 0000b | | CKCON | Clock control | 8EH | - | PWMCKS | - | T1M | TOM | - | CLOEN | - | 0000 0000b | | TH1 | Timer 1 high byte | 8DH | | | | TI | H1[7:0] | | | | 0000 0000b | | TH0 | Timer 0 high byte | 8CH | | | | TI | H0[7:0] | | | | 0000 0000b | | TL1 | Timer 1 low byte | 8BH | | | | Т | L1[7:0] | | | | 0000 0000b | | TL0 | Timer 0 low byte | 8AH | | | | Т | L0[7:0] | | | | 0000 0000b | | TMOD | Timer 0 and 1 mode | 89H | GATE | C/T | M1 | M0 | GATE | C/T | M1 | MO | 0000 0000b | | TCON | Timer 0 and 1control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 0000 0000b | | PCON | Power control | 87H | SMOD | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | POR,<br>0001 0000b<br>Others,<br>000U 0000b | | RWK | Self Wake-up Timer reload byte | 86H | | | | RV | NK[7:0] | | | | 0000 0000ь | | RCTRIM1 | Internal RC trim value low byte | 85H | - | - | - | HIRC24 | - | - | - | HIRCTRIM[0] | 0000 0000ь | | RCTRIM0 | Internal RC trim value high byte | 84H | | | | HIRC | TRIM[8:1] | | | | 0000 0000b | | DPH | Data pointer high byte | 83H | | | | DP. | TR[15:8] | | | | 0000 0000b | | DPL | Data pointer low byte | 82H | | | | DF | PTR[7:0] | | | | 0000 0000b | | SP | Stack pointer | 81H | | | | S | SP[7:0] | | | | 0000 0111b | | P0 | Port 0 | 80H | (P0.7 | P0.6 | P0.5 | P0.4 | P0.3 | P0.2 | P0.1 | P0.0 | Output latch,<br>1111 1111b<br>Input,<br>XXXX XXXXb | | Symbol | Definition | Addr<br>Page | MSB | | | | | | | LSB[1] | Reset<br>Value <sup>[2]</sup> | ı | |--------|------------|--------------|-----|--|--|--|--|--|--|--------|-------------------------------|---| |--------|------------|--------------|-----|--|--|--|--|--|--|--------|-------------------------------|---| #### Note: nuvoton - 1. ( ) item means the bit address in bit-addressable SFRs. - 2. Reset value symbol description. 0: logic 0; 1: logic 1; U: unchanged; C: see [5]; X: see [3], [6], and [7]. - 3. All I/O pins are default input-only mode (floating) after reset. Reading back P2.0 is always 0 if RPD (CONFIG0.2) remains un-programmed 1. After reset OCDDA and OCDCK pin will keep quasi mode with pull high resister 600 LIRC clock before change to input mode. - 4. These SFRs have TA protected writing. - 5. These SFRs have bits those are initialized according to CONFIG values after specified resets. - 6. BOF reset value depends on different setting of CONFIG2 and V<sub>DD</sub> voltage level. Please check - 7. BOS is a read-only flag decided by V<sub>DD</sub> level while brown-out detection is enabled. Table 6.1-2 SFR Definitions and Reset Values 6.1.6.6 All SFR Description Following list all SFR description. For each SFR define also list in function IP chapter. # Pn - Port n (Bit-addressable) | Regiser | Address | Reset Value | |---------|---------------------------------|-------------| | P0 | 80H, all pages, bit addressable | 1111_1111 b | | P1 | 90H, all pages, bit addressable | 1111_1111 b | | P2 | A0H, all pages, bit addressable | 0000_0001 b | | P3 | B0H, all pages, bit addressable | 0000_0001 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------| | Pn.7 | Pn.6 | Pn.5 | Pn.4 | Pn.3 | Pn.2 | Pn.1 | Pn.0 | | R/W ## P0 / P1 | Bit | Name | Description | |-------|------|-------------------------------------------------------------| | [7:0] | | Port 0 Port 0 is an maximum 8-bit general purpose I/O port. | ## P2 | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------------------------------------------------------| | [0] | | Port 2 Bit 0 P2.0 is an input-only pin when RPD (CONFIG0.2) is programmed as 0. When leaving RPD unprogrammed, P2.0 is always read as 0. | ## **P3** | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | [0] | P3.0 | Port 3 Bit 0 | | | | P3.0 is available only when the internal oscillator is used as the system clock. At this moment, P3.0 functions as a general purpose I/O. | | | | If the system clock is not selected as the internal oscillator, P3.0 pin functions as OSCIN. A write to P3.0 is invalid and P3.0 is always read as 0. | ## SP - Stack Pointer | | Regiser | | Address | | | | Reset Value | | | | |----------|---------|---|----------------|---|---|--|-------------|---|---|--| | | SP | | 81H, all pages | | | | 0000_0111b | | | | | 7 | 6 | 5 | | 4 | 3 | | 2 4 0 | | | | | <b>,</b> | U | J | | 7 | J | | | • | 0 | | | | SP[7:0] | | | | | | | | | | | R/W | | | | | | | | | | | | Bit | Name | Description | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | SP[7:0] | Stack Pointer The Stack Pointer stores the scratch-pad RAM address where the stack begins. It is incremented before data is stored during PUSH or CALL instructions. Note that the default value of SP is 07H. This causes the stack to begin at location 08H. | ## **DPL – Data Pointer Low Byte** | | Regiser | | Add | ress | | Reset Value | | | | |---|----------|---|---------|------|------------|-------------|--|--|--| | | DPL | | 82H, al | | 0000_0000b | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 2 1 | | | | | | DPL[7:0] | | | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | |-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | | Data Pointer Low Byte This is the low byte of 16-bit data pointer. DPL combined with DPH serve as a 16-bit data pointer DPTR to access indirect addressed RAM or Program Memory. DPS (AUXR1.0) bit decides which data pointer, DPTR or DPTR1, is activated. | # **DPH – Data Pointer High Byte** | | Regiser | | Address | | | | Reset Value | | | | |---|----------|---|----------------|---|---|--|-------------|--|---|--| | | DPH | | 83H, all pages | | | | 0000_0000b | | | | | 7 | 6 | 5 | | 4 | 3 | | 2 1 0 | | 0 | | | | DPH[7:0] | | | | | | | | | | | | R/W | | | | | | | | | | | Bit | Name | Description | |-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | | Data Pointer High Byte This is the high byte of 16-bit data pointer. DPH combined with DPL serve as a 16-bit data pointer DPTR to access indirect addressed RAM or Program Memory. DPS (AUXR1.0) bit decides which data pointer, DPTR or DPTR1, is activated. | ## RCTRIMO - High Speed Internal Oscillator 16 MHz Trim 0 | | Regiser | | Address | | | | Reset Value | | | | |--------------------------------------|---------------|---|---------|--------------------------|--|-----|-------------|---|--|--| | RCTRIMO 84H, all pages, TA protected | | | | Default 16MHz HIRC value | | | | | | | | 7 | 6 | 5 | 4 | 3 | | 2 1 | | 0 | | | | | HIRCTRIM[8:1] | | | | | | | | | | | R/W | | | | | | | | | | | | Ē | ₫ | | |---|---|----| | 7 | r | 3 | | Ľ | Z | | | Q | 2 | | | | | | | | | | | 0 | | J | | ī | ī | | | и | ч | H | | | J | | | F | | i | | u | | | | ć | | | | Š | | | | | | | | | | | | u | Ц | | | 0 | ĺ | ij | | P | | | | | | | | | Z | | | H | | | | М | | | | | | | | | ă | | | П | | | | | | | | 2 | Ū | IJ | | f | ì | | | | ч | Ц | | | | | | П | ī | | | | H | | | | 2 | | | п | | | | | Ħ | | | | 4 | | | | j | ij | | P | ŕ | 4 | | | | | | Ę | | | | S | ≤ | | | | 7 | | | | ġ | | | | 4 | | | 7 | | | | K | Ę | | | | ă | | | ī | | | | | | | | | | | | | | | | | | | | | Regiser | | Address | | | Reset Value | | | | |---------|---------|---|------------------------------|---|---|--------------------------|------------|--|--| | RCTRIM1 | | | 85H, all pages, TA protected | | | default 16MHz HIRC value | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | - | - | - | HIRC24 | - | - | - | HIRCTRIM.0 | | | | - | - | - | R/W | - | - | - | R/W | | | # RWK - Self Wake-up Timer Reload Byte | | Regiser | | Address | | | Reset Value | | | | |-----|----------|---|----------------|---|--|-------------|--|--|--| | RWK | | | 86H, all pages | | | 0000_0000b | | | | | 7 | 6 | 5 | 4 | 3 | | 2 1 0 | | | | | | RWK[7:0] | | | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | |-------|----------|---------------------------------------------------------------------------------------------------------------------------| | [7:0] | RWK[7:0] | WKT Reload Byte | | | | It holds the 8-bit reload value of WKT. Note that RWK should not be FFH if the pre-scale is 1/1 for implement limitation. | ## PCON - Power Control | Regiser | Address | Reset Value | | |---------|----------------|--------------------------------------|--| | PCON | 87H, all pages | POR, 0001_0000b<br>Others,000U_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|---|-----|-----|-----|-----|-----| | SMOD | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | | R/W | R/W | - | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | | | | | | |-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | [7] | SMOD | Serial Port 0 Double Baud Rate Enable | | | | | | | | | Setting this bit doubles the serial port baud rate when UART0 is in Mode 2 or when Timer 1 overflow is used as the baud rate source of UART0 Mode 1 or 3. See Table 6.8-1 Serial Port UART0 Mode / baudrate Description for details. | | | | | | | [6] | SMOD0 | rial Port 0 Framing Error Flag Access Enable | | | | | | | | | 0 = SCON.7 accesses to SM0 bit. | | | | | | | | | 1 = SCON.7 accesses to FE bit. | | | | | | | [4] | POF | wer-on Reset Flag | | | | | | | | | This bit will be set as 1 after a power-on reset. It indicates a cold reset, a power-on reset complete. This bit remains its value after any other resets. This flag is recommended to be cleared via software. | | | | | | | [3] | GF1 | General Purpose Flag 1 | | | | | | | | | The general purpose flag that can be set or cleared by user via software. | | | | | | | [2] | GF0 | General Purpose Flag 0 | | | | | | | | | The general purpose flag that can be set or cleared by user via software. | | | | | | | [1] | PD | Power-Down Mode | | | | | | | | | Setting this bit puts CPU into Power-down mode. Under this mode, both CPU and peripheral clocks stop and Program Counter (PC) suspends. It provides the lowest power consumption. After CPU is woken up from Power-down, this bit will be automatically cleared via hardware and the program continue executing the interrupt service routine (ISR) of the very interrupt source that woke the system up before. After return from the ISR, the device continues execution at the instruction, which follows the instruction that put the system into Power-down mode. | | | | | | | | | Note that If IDL bit and PD bit are set simultaneously, CPU will enter Power-down mode. Then it does not go to Idle mode after exiting Power-down. | | | | | | | [0] | IDL | Idle Mode | | | | | | | | | Setting this bit puts CPU into Idle mode. Under this mode, the CPU clock stops and Program Counter (PC) suspends but all peripherals keep activated. After CPU is woken up from Idle, this bit will be automatically cleared via hardware and the program continue executing the ISR of the very interrupt source that woke the system up before. After return from the ISR, the device continues execution at the instruction which follows the instruction that put the system into Idle mode. | | | | | | ## TCON - Timer 0 and 1 Control | Regiser | Address | Reset Value | | | |---------|---------------------------------|-------------|--|--| | TCON | 88H, all pages, Bit-addressable | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-------------------------|-----|-------------------------|-----| | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | | R/W | R/W | R/W | R/W | R (level)<br>R/W (edge) | R/W | R (level)<br>R/W (edge) | R/W | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Nume | Sessificia | | [7] | TF1 | Timer 1 Overflow Flag | | | | This bit is set when Timer 1 overflows. It is automatically cleared by hardware when the program executes the Timer 1 interrupt service routine. This bit can be set or cleared by software. | | [6] | TR1 | Timer 1 Run Control | | | | 0 = Timer 1 Disabled. Clearing this bit will halt Timer 1 and the current count will be preserved in TH1 and TL1. | | | | 1 = Timer 1 Enabled. | | [5] | TF0 | Timer 0 Overflow Flag | | | | This bit is set when Timer 0 overflows. It is automatically cleared via hardware when the program executes the Timer 0 interrupt service routine. This bit can be set or cleared by software. | | [4] | TR0 | Timer 0 Run Control | | | | 0 = Timer 0 Disabled. Clearing this bit will halt Timer 0 and the current count will be preserved in TH0 and TL0. | | | | 1 = Timer 0 Enabled. | | | 154 | | | [3] | IE1 | External Interrupt 1 Edge Flag If IT1 = 1 (falling edge trigger), this flag will be set by hardware when a falling edge is detected. It | | | | remain set until cleared via software or cleared by hardware in the beginning of its interrupt service routine. | | | | If IT1 = 0 (low level trigger), this flag follows the inverse of the INT1 input signal's logic level. Software cannot control it. | | [2] | IT1 | External Interrupt 1 Type Select | | | | This bit selects by which type that $\overline{\text{INT1}}$ is triggered. | | | | $0 = \overline{INT1}$ is low level triggered. | | | | 1 = INT1 is falling edge triggered. | | [1] | IE0 | External Interrupt 0 Edge Flag | | | | If ITO = 1 (falling edge trigger), this flag will be set by hardware when a falling edge is detected. It remain set until cleared via software or cleared by hardware in the beginning of its interrupt service routine. | | | | If IT0 = 0 (low level trigger), this flag follows the inverse of the $\overline{\text{INT0}}$ input signal's logic level. Software cannot control it. | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [0] | | External Interrupt 0 Type Select This bit selects by which type that INTO is triggered. $0 = \overline{INTO} \text{ is low level triggered.}$ $1 = \overline{INTO} \text{ is falling edge triggered.}$ | ## TMOD - Timer 0 and 1 Mode | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | RCTRIM1 | 89H, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|------|-----|-----|-----| | GATE | C/T | M1 | MO | GATE | C/T | M1 | M0 | | R/W | Bit | Name | Description | | | | | | | |-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7 | GATE | Fimer 1 gate control D = Timer 1 will clock when TR1 is 1 regardless of INT1 logic level. 1 = Timer 1 will clock only when TR1 is 1 and INT1 is logic 1. | | | | | | | | 6 | C/T | imer 1 Counter/Timer select = Timer 1 is incremented by internal system clock. = Timer 1 is incremented by the falling edge of the external pin T1. | | | | | | | | 5 | M1 | Timer 1 mode select | | | | | | | | 4 | МО | M1 M0 Timer 1 Mode 0 0 Mode 0: 13-bit Timer/Counter | | | | | | | | | | 0 1 Mode 1: 16-bit Timer/Counter | | | | | | | | | | 1 0 Mode 2: 8-bit Timer/Counter with auto-reload from TH1 | | | | | | | | | | 1 1 Mode 3: Timer 1 halted | | | | | | | | 3 | GATE | Timer 0 gate control 0 = Timer 0 will clock when TR0 is 1 regardless of INT0 logic level. 1 = Timer 0 will clock only when TR0 is 1 and INT0 is logic 1. | | | | | | | | 2 | C/T | Timer 0 Counter/Timer select 0 = Timer 0 is incremented by internal system clock. 1 = Timer 0 is incremented by the falling edge of the external pin T0. | | | | | | | | 1 | M1 | Timer 0 mode select | | | | | | | | 0 | MO | M1 M0 Timer 0 Mode | | | | | | | | | 1,110 | 0 0 Mode 0: 13-bit Timer/Counter | | | | | | | | | | 0 1 Mode 1: 16-bit Timer/Counter | | | | | | | | | | 1 0 Mode 2: 8-bit Timer/Counter with auto-reload from TH0 | | | | | | | | | | 1 1 Mode 3: TL0 as a 8-bit Timer/Counter and TH0 as a 8-bit Timer | | | | | | | # TL0 - Timer 0 Low Byte | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | TL0 | 8AH, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|----------|---|---|---|---|---|---|--| | | TL0[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------| | 7:0 | | Timer 0 Low Byte The TL0 register is the low byte of the 16-bit counting register of Timer 0. | # TL1 - Timer 1 Low Byte | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | TL1 | 8BH, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|----------|---|---|---|---|---|---|--| | | TL1[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------| | 7:0 | | Timer 1 Low Byte The TL1 register is the low byte of the 16-bit counting register of Timer 1. | # TH0 - Timer 0 High Byte | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | TH0 | 8CH, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|----------|---|---|---|---|---|---|--| | | TH0[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------| | 7:0 | | Timer 0 High Byte The TH0 register is the high byte of the 16-bit counting register of Timer 0. | # TH1 - Timer 1 High Byte | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | TH1 | 8DH, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|----------|---|---|---|---|---|---|--| | | TH1[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------| | 7:0 | • • | Timer 1 High Byte The TH1 register is the high byte of the 16-bit counting register of Timer 1. | ## CKCON - Clock Control | Regiser | Address | Reset Value | |---------|----------------|-------------| | CKCON | 8EH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|---|-----|-----|---|-------|---| | - | PWMCKS | - | T1M | TOM | - | CLOEN | - | | - | R/W | - | R/W | R/W | - | R/W | - | | Bit | Name | Description | |-----|--------|--------------------------------------------------------------------------------------------------------------| | 6 | PWMCKS | PWM Clock Source Select | | | | 0 = The clock source of PWM is the system clock F <sub>SYS</sub> . | | | | 1 = The clock source of PWM is the overflow of Timer 1. | | 4 | T1M | Timer 1 Clock Mode Select | | | | 0 = The clock source of Timer 1 is the system clock divided by 12. It maintains standard 8051 compatibility. | | | | 1 = The clock source of Timer 1 is direct the system clock. | | 3 | ТОМ | Timer 0 Clock Mode Select | | | | 0 = The clock source of Timer 0 is the system clock divided by 12. It maintains standard 8051 compatibility. | | | | 1 = The clock source of Timer 0 is direct the system clock. | | 1 | CLOEN | System Clock Output Enable | | | | 0 = System clock output Disabled. | | | | 1 = System clock output Enabled from CLO pin (P1.1). | # WKCON - Self Wake-up Timer Control | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | WKCON | 8FH, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|------|------|-----------|---|---| | - | - | - | WKTF | WKTR | WKPS[2:0] | | | | - | - | - | R/W | R/W | R/W | | | | Bit | Name | Description | |-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | WKTF | WKT Overflow Flag | | | | This bit is set when WKT overflows. If the WKT interrupt and the global interrupt are enabled, setting this bit will make CPU execute WKT interrupt service routine. This bit is not automatically cleared via hardware and should be cleared via software. | | 3 | WKTR | WKT Run Control | | | | 0 = WKT is halted. | | | | 1 = WKT starts running. | | | | Note that the reload register RWK can only be written when WKT is halted (WKTR bit is 0). If WKT is written while WKTR is 1, result is unpredictable. | | 2:0 | WKPS[2:0] | WKT Pre-Scalar | | | | These bits determine the pre-scale of WKT clock. | | | | 000 = 1/1. | | | | 001 = 1/4. | | | | 010 = 1/16. | | | | 011 = 1/64. | | | | 100 = 1/256. | | | | 101 = 1/512. | | | | 110 = 1/1024. | | | | 111 = 1/2048. | | Regiser | Address | Reset Value | |---------|------------------------------|-------------| | SFRS | 91H, all pages, TA protected | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---------| | - | - | - | - | - | - | - | SFRPAGE | | - | - | - | - | - | - | - | R/W | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------| | 0 | | SFR Page Select 0 = Instructions access SFR page 0. 1 = Instructions access SFR page 1. | # CAPCON0 - Input Capture Control 0 | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | CAPCON0 | 92H, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|--------|--------|---|-------|-------|-------| | - | CAPEN2 | CAPEN1 | CAPEN0 | - | CAPF2 | CAPF1 | CAPF0 | | - | R/W | R/W | R/W | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------| | 6 | CAPEN2 | Input Capture 2 Enable 0 = Input capture channel 2 Disabled. 1 = Input capture channel 2 Enabled. | | 5 | CAPEN1 | Input Capture 1 Enable 0 = Input capture channel 1 Disabled. 1 = Input capture channel 1 Enabled. | | 4 | CAPEN0 | Input Capture 0 Enable 0 = Input capture channel 0 Disabled. 1 = Input capture channel 0 Enabled. | | 2 | CAPF2 | Input Capture 2 Flag This bit is set by hardware if the determined edge of input capture 2 occurs. This bit should cleared by software. | | 1 | CAPF1 | Input Capture 1 Flag This bit is set by hardware if the determined edge of input capture 1 occurs. This bit should cleared by software. | | 0 | CAPF0 | Input Capture 0 Flag This bit is set by hardware if the determined edge of input capture 0 occurs. This bit should cleared by software. | # **CAPCON1 – Input Capture Control 1** | Regiser | Address | Reset Value | |---------|----------------|-------------| | CAPCON1 | 93H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------------|---|-------------|---|-------------|---| | - | - | CAP2LS[1:0] | | CAP1LS[1:0] | | CAP0LS[1:0] | | | - | - | R/W | | R/W | | R/W | | | Bit | Name | Description | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------| | 5:4 | CAP2LS[1:0] | Input Capture 2 Level Select 00 = Falling edge. 01 = Rising edge. | | | | 10 = Either Rising or falling edge. 11 = Reserved. | | 3:2 | CAP1LS[1:0] | Input Capture 1 Level Select 00 = Falling edge. 01 = Rising edge. 10 = Either Rising or falling edge. 11 = Reserved. | | 1:0 | CAP0LS[1:0] | Input Capture 0 Level Select 00 = Falling edge. 01 = Rising edge. 10 = Either Rising or falling edge. 11 = Reserved. | # CAPCON2 - Input Capture Control 2 | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | CAPCON2 | 94H, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|------|---|---|---|---| | - | ENF2 | ENF1 | ENF0 | - | - | ı | - | | - | R/W | R/W | R/W | - | - | - | - | | Bit | Name | Description | | | | | | | |-----|------|-------------------------------------------------------|--|--|--|--|--|--| | 6 | ENF2 | able Noise Filer on Input Capture 2 | | | | | | | | | | 0 = Noise filter on input capture channel 2 Disabled. | | | | | | | | | | 1 = Noise filter on input capture channel 2 Enabled. | | | | | | | | 5 | ENF1 | Enable Noise Filer on Input Capture 1 | | | | | | | | | | Noise filter on input capture channel 1 Disabled. | | | | | | | | | | Noise filter on input capture channel 1 Enabled. | | | | | | | | 4 | ENF0 | Enable Noise Filer on Input Capture 0 | | | | | | | | | | 0 = Noise filter on input capture channel 0 Disabled. | | | | | | | | | | 1 = Noise filter on input capture channel 0 Enabled. | | | | | | | ## CKDIV - Clock Divider | Regiser | Address | Reset Value | |---------|----------------|-------------| | CKDIV | 95H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------------|---|---|---|---|---|---|--| | | CKDIV[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|---------------| | 7:0 | | Clock Divider | # CKSWT - Clock Switch (TA Protected) | Regiser | Address | Reset Value | |---------|------------------------------|-------------| | CKSWT | 96H, all pages, TA protected | 0011_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|--------|--------|--------|-----|-------|---| | - | - | HIRCST | LIRCST | ECLKST | osc | [1:0] | - | | - | - | R | R | R | W | | - | | Bit | Name | Description | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | - | Reserved | | 5 | HIRCST | High-Speed Internal Oscillator 16 MHz Status 0 = High-speed internal oscillator is not stable or disabled. 1 = High-speed internal oscillator is enabled and stable. | | 4 | - | Reserved | | 3 | ECLKST | External Clock Input Status 0 = External clock input is not stable or disabled. 1 = External clock input is enabled and stable. | | 2:1 | OSC[1:0] | Oscillator Selection Bits This field selects the system clock source. 00 = Internal 16 MHz oscillator. 01 = External clock source according to EXTEN[1:0] (CKEN[7:6]) setting. 10 = Internal 10 kHz oscillator. 11 = Reserved. Note that this field is write only. The read back value of this field may not correspond to the present system clock source. | ## CKEN - Clock Enable | Regiser | Address | Reset Value | | |---------|------------------------------|-------------|--| | CKEN | 97H, all pages, TA protected | 0011_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|---|--------|---|---|---|---|--------| | EXTEN[1:0] | | HIRCEN | - | - | - | - | CKSWTF | | R/W | | R/W | - | - | - | - | R | | Bit | Name | Description | | | |-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:6 | EXTEN[1:0] | External Clock Source Enable | | | | | | 11 = External clock input via XIN Enabled. | | | | | | Others = external clock input is disable. P30 work as general purpose I/O. | | | | 5 | HIRCEN | High-Speed Internal Oscillator 16 MHz Enable | | | | | | 0 = The high-speed internal oscillator Disabled. | | | | | | 1 = The high-speed internal oscillator Enabled. | | | | | | Note that once IAP is enabled by setting IAPEN (CHPCON.0), the high-speed internal 16 MHz oscillator will be enabled automatically. The hardware will also set HIRCEN and HIRCST bits. After IAPEN is cleared, HIRCEN and EHRCST resume the original values. | | | | 4:1 | - | Reserved | | | | 0 | CKSWTF | Clock Switch Fault Flag | | | | | | 0 = The previous system clock source switch was successful. | | | | | | User tried to switch to an instable or disabled clock source at the previous system clock source switch. If switching to an instable clock source, this bit remains 1 until the clock source is stable and switching is successful. | | | #### SCON - Serial Port Control | Regiser | Address | Reset Value | | |---------|---------------------------------|-------------|--| | SCON | 98H, all pages, Bit addressable | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|-----| | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | R/W | Bit | Name | Description | |-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SM0/FE | Serial port mode select | | 6 | SM1 | SMOD0 (PCON.6) = 0: See Table 6.8-1 Serial Port UART0 Mode / baudrate Description for details. | | | | SMOD0 (PCON.6) = 1: | | | | SM0/FE bit is used as frame error (FE) status flag. It is cleared by software. 0 = Frame error (FE) did not occur. | | | | 1 = Frame error (FE) occurred and detected. | | 5 | SM2 | Multiprocessor communication mode enable | | | | The function of this bit is dependent on the serial port 0 mode. Mode 0: | | | | This bit select the baud rate between F <sub>SYS</sub> /12 and F <sub>SYS</sub> /2. | | | | 0 = The clock runs at F <sub>SYS</sub> /12 baud rate. It maintains standard 8051 compatibility. | | | | 1 = The clock runs at F <sub>SYS</sub> /2 baud rate for faster serial communication. | | | | Mode 1: | | | | This bit checks valid stop bit. | | | | 0 = Reception is always valid no matter the logic level of stop bit. | | | | 1 = Reception is valid only when the received stop bit is logic 1 and the<br>received data matches "Given" or "Broadcast" address. | | | | Mode 2 or 3: | | | | For multiprocessor communication. | | | | 0 = Reception is always valid no matter the logic level of the 9 <sup>th</sup> bit. | | | | 1 = Reception is valid only when the received 9 <sup>th</sup> bit is logic 1 and the received data matches "Given" or "Broadcast" address. | | 4 | REN | Receiving enable | | | | 0 = Serial port 0 reception Disabled. | | | | 1 = Serial port 0 reception Enabled in Mode 1,2, or 3. In Mode 0, reception is initiated by the condition REN = 1 and RI = 0. | | 3 | TB8 | 9 <sup>th</sup> transmitted bit | | | | This bit defines the state of the 9 <sup>th</sup> transmission bit in serial port 0 Mode 2 or 3. It is not used in Mode 0 or 1 | | 2 | RB8 | 9 <sup>th</sup> received bit | | | | The bit identifies the logic level of the 9 <sup>th</sup> received bit in serial port 0 Mode 2 or 3. In Mode 1, RB8 is the logic level of the received stop bit. SM2 bit as logic 1 has restriction for exception. RB8 is not used in Mode 0. | nuvoTon | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ΤI | Transmission interrupt flag This flag is set by hardware when a data frame has been transmitted by the serial port 0 after the 8 <sup>th</sup> bit in Mode 0 or the last data bit in other modes. When the serial port 0 interrupt is enabled, setting this bit causes the CPU to execute the serial port 0 interrupt service routine. This bit should be cleared manually via software. | | 0 | RI | Receiving interrupt flag This flag is set via hardware when a data frame has been received by the serial port 0 after the 8 <sup>th</sup> bit in Mode 0 or after sampling the stop bit in Mode 1, 2, or 3. SM2 bit as logic 1 has restriction for exception. When the serial port 0 interrupt is enabled, setting this bit causes the CPU to execute to the serial port 0 interrupt service routine. This bit should be cleared manually via software. | #### SBUF - Serial Port 0 Data Buffer | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | SBUF | 99H, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|---|---|---|---|---|---|---| | SBUF[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | SBUF[7:0] | Serial Port 0 Data Buffer | | | | This byte actually consists two separate registers. One is the receiving resister, and the other is the transmitting buffer. When data is moved to SBUF, it goes to the transmitting buffer and is shifted for serial transmission. When data is moved from SBUF, it comes from the receiving register. | | | | The transmission is initiated through giving data to SBUF. | #### SBUF\_1 - Serial Port 1 Data Buffer | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | SBUF_1 | 9AH, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---| | SBUF_1[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | SBUF_1[7:0] | Serial Port 1 Data Buffer | | | | This byte actually consists two separate registers. One is the receiving resister, and the other is the transmitting buffer. When data is moved to SBUF_1, it goes to the transmitting buffer and is shifted for serial transmission. When data is moved from SBUF_1, it comes from the receiving register. The transmission is initiated through giving data to SBUF_1. | #### **EIE – Extensive Interrupt Enable** | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | EIE | 9BH, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|-----|------|------|------|-----|------| | ET2 | ESPI | EFB | EWDT | EPWM | ECAP | EPI | EI2C | | R/W | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ET2 | Enable Timer 2 Interrupt 0 = Timer 2 interrupt Disabled. 1 = Interrupt generated by TF2 (T2CON.7) Enabled. | | 6 | ESPI | Enable SPI Interrupt 0 = SPI interrupt Disabled. 1 = Interrupt generated by SPIF (SPSR.7), SPIOVF (SPSR.5), or MODF (SPSR.4) Enable. | | 5 | EFB | Enable Fault Brake Interrupt 0 = Fault Brake interrupt Disabled. 1 = Interrupt generated by FBF (FBD.7) Enabled. | | 4 | EWDT | Enable WDT Interrupt 0 = WDT interrupt Disabled. 1 = Interrupt generated by WDTF (WDCON.5) Enabled. | | 3 | EPWM | Enable PWM Interrupt 0 = PWM interrupt Disabled. 1 = Interrupt generated by PWMF (PWMCON0.5) Enabled. | | 2 | ECAP | Enable Input Capture Interrupt 0 = Input capture interrupt Disabled. 1 = Interrupt generated by any flags of CAPF[2:0] (CAPCON0[2:0]) Enabled. | | 1 | EPI | Enable Pin Interrupt 0 = Pin interrupt Disabled. 1 = Interrupt generated by any flags in PIF register Enabled. | | 0 | EI2C | Enable I <sup>2</sup> C Interrupt 0 = I <sup>2</sup> C interrupt Disabled. 1 = Interrupt generated by SI (I2CON.3) or I2TOF (I2TOC.0) Enabled. | #### **EIE1 – Extensive Interrupt Enable 1** | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | EIE1 | 9CH, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|-----|------| | - | - | - | - | - | EWKT | ET3 | ES_1 | | - | - | = | - | = | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 2 | EWKT | Enable WKT Interrupt 0 = WKT interrupt Disabled. 1 = Interrupt generated by WKTF (WKCON.4) Enabled. | | 1 | ET3 | Enable Timer 3 Interrupt 0 = Timer 3 interrupt Disabled. 1 = Interrupt generated by TF3 (T3CON.4) Enabled. | | 0 | ES_1 | Enable Serial Port 1 Interrupt 0 = Serial port 1 interrupt Disabled. 1 = Interrupt generated by TI_1 (SCON_1.1) or RI_1 (SCON_1.0) Enabled. | ## RSR - Reset Flag Register | Regiser | Address | Reset Value | |---------|----------------|---------------------------------------------------------------------------------------------------| | RSR | 9DH, all pages | POR, 0001_0000b<br>BOD, 000U_0100<br>Software, 000U_0U01<br>nReset pin, 0U0U_<br>Others 000U_0U0U | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------------------------------------|----------------------------------|---------------------------------------|--------------------------------------|-------------------------------------|------------------------------------| | - | - | HardF<br>(mirrored from<br>AUXR1.5) | POF<br>(mirrored from<br>PCON.4) | RSTPINF<br>(mirrored from<br>AUXR1.6) | BORF<br>(mirrored from<br>BODCON0.1) | WDTRF<br>(mirrored from<br>WDCON.3) | SWRF<br>(mirrored from<br>AUXR1.7) | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | | | | |-----|---------|------------------------------------------------------------------------|--|--|--| | 7:6 | - | Reserved | | | | | 5 | HardF | mirrored From AUXR0.5 Clear this bit by write AUXR0.5=0 or RSR.5=0 | | | | | 4 | POF | mirrored From PCON.4 Clear this bit by write PCON.4=0 or RSR.4=0 | | | | | 3 | RSTPINF | rored From AUXR0.6 ar this bit by write AUXR0.6=0 or RSR.3=0 | | | | | 2 | BORF | mirrored From BODCON0.1 Clear this bit by write BODCON0.1=0 or RSR.2=0 | | | | | 1 | WDTRF | mirrored From WDCON.3 Clear this bit by write WDCON.3=0 or RSR.1=0 | | | | | 0 | SWRF | Mirrored From AUXR0.7 Clear this bit by write AUXR0.7=0 or RSR.0=0 | | | | ## CHPCON - Chip Control | Regiser | Address | Reset Value | | |---------|-----------------------------|-------------------------------------------|--| | CHPCON | 9FH, all pages,TA protected | Software: 0000_00U0b<br>Others 0000_00C0b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|---|---|---|---|-----|-------| | SWRST | IAPFF | - | - | - | - | BS | IAPEN | | W | R/W | - | - | - | - | R/W | R/W | | Bit | Name | Description | |-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | IAPFF | IAP Fault Fla The hardware will set this bit after IAPGO (ISPTRG.0) is set if any of the following condition is met: (1) The accessing address is oversize. (2) IAPCN commanis invalid. | | | | <ul> <li>(3) IAP erases or programs updating un-enabled block.</li> <li>(4) IAP erasing or programming operates under V<sub>BOD</sub> while BOIAP (CONFIG2.5) remains unprogrammed 1 with BODEN (BODCON0.7) as 1 and BORST (BODCON0.2) as 0.</li> <li>This bit should be cleared via software.</li> </ul> | | 0 | IAPEN | IAP Enable 0 = IAP function Disabled. 1 = IAP function Enabled. Once enabling IAP function, the HIRC will be turned on for timing control. To clear IAPEN should always be the last instruction after IAP operation to stop internal oscillator if reducing power consumption is concerned. | | 1 | BS | Boot Select This bit defines from which block that MCU re-boots after all resets. 0 = MCU will re-boot from APROM after all resets. 1 = MCU will re-boot from LDROM after all resets. | | 0 | IAPEN | IAP Enable 0 = IAP function Disabled. 1 = IAP function Enabled. Once enabling IAP function, the HIRC will be turned on for timing control. To clear IAPEN should always be the last instruction after IAP operation to stop internal oscillator if reducing power consumption is concerned. | ## AUXR1 - Auxiliary Register 1 | Regiser | Address | Reset Value | |---------|----------------|--------------------------------------------------------------------------------------| | AUXR1 | A2H, all pages | POR 0000_0000b,<br>Software 1U00_0000b<br>nRESET pin U100_0000b<br>Others UUU0_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|-------|---|-----|---------|---|-----| | SWRF | RSTPINF | HardF | - | GF2 | UART0PX | 0 | DPS | | R/W | R/W | R/W | - | R/W | R/W | R | R/W | | Bit | Name | Description | |-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SWRF | Software Reset Flag | | | | When the MCU is reset via software reset, this bit will be set via hardware. It is recommended that the flag be cleared via software. | | 6 | RSTPINF | External Reset Flag | | | | When the MCU is reset by the external reset pin, this bit will be set via hardware. It is recommended that the flag be cleared via software. | | 5 | HardF | Hard Fault Reset Flag | | | | Once Program Counter (PC) is over flash size, MCU will be reset and this bit will be set via hardware. It is recommended that the flag be cleared via software. | | | | <b>Note:</b> If MCU run in OCD debug mode and OCDEN = 0, hard fault reset will be disabled and only HardF flag be asserted. | | 4 | - | Reserved | | | | This bit should keep 0. | | 3 | GF2 | General Purpose Flag 2 | | | | The general purpose flag that can be set or cleared by the user via software. | | 2 | UART0PX | Serial Port 0 Pin Exchange | | | | 0 = Assign RXD to P0.7 and TXD to P0.6 by default. | | | | 1 = Exchange RXD to P0.6 and TXD to P0.7. | | | | Note that TXD and RXD will exchange immediately once setting or clearing this bit. User should take care of not exchanging pins during transmission or receiving. Or it may cause unpredictable situation and no warning alarms. | | 1 | 0 | Reserved | | | | This bit is always read as 0. | | 0 | DPS | Data Pointer Select | | | | 0 = Data pointer 0 (DPTR) is active by default. | | | | 1 = Data pointer 1 (DPTR1) is active. | | | | After DPS switches the activated data pointer, the previous inactivated data pointer remains its original value unchanged. | #### **BODCON0 - Brown-out Detection Control 0** | Regiser | Address | Reset Value | | | |---------|-----------------------------|--------------------------------------------------------|--|--| | BODCON0 | A3H, all pages,TA protected | POR,CCCC_XC0Xb<br>BOD, UUUU_XU1Xb<br>Others,UUUU_XUUXb | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------|---|-------------------------|---|--------------------|----------------------|------|-----| | BODEN <sup>[1]</sup> | - | BOV[1:0] <sup>[1]</sup> | | BOF <sup>[2]</sup> | BORST <sup>[1]</sup> | BORF | BOS | | R/W | | R/W | | R/W | R/W | R/W | R | | Bit | Name | Description | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BODEN | Brown-Out Detection Enable 0 = Brown-out detection circuit off. 1 = Brown-out detection circuit on. Note that BOD output is not available until 2~3 LIRC clocks after enabling. | | 6:4 | BOV[1:0] | Brown-Out Voltage Select $11 = V_{BOD} \text{ is } 2.2V.$ $10 = V_{BOD} \text{ is } 2.7V.$ $01 = V_{BOD} \text{ is } 3.7V.$ $00 = V_{BOD} \text{ is } 4.4V.$ | | 3 | BOF | Brown-Out Interrupt Flag This flag will be set as logic 1 via hardware after a $V_{DD}$ dropping below or rising above $V_{BOD}$ event occurs. If both EBOD (EIE.2) and EA (IE.7) are set, a brown-out interrupt requirement will be generated. This bit should be cleared via software. | | 2 | BORST | Brown-Out Reset Enable This bit decides whether a brown-out reset is caused by a power drop below $V_{BOD}$ . $0 = Brown-out$ reset when $V_{DD}$ drops below $V_{BOD}$ Disabled. $1 = Brown-out$ reset when $V_{DD}$ drops below $V_{BOD}$ Enabled. | | 1 | BORF | Brown-Out Reset Flag When the MCU is reset by brown-out event, this bit will be set via hardware. This flag is recommended to be cleared via software. | | 0 | BOS | Brown-Out Status This bit indicates the $V_{DD}$ voltage level comparing with $V_{BOD}$ while BOD circuit is enabled. It keeps 0 if BOD is not enabled. $0 = V_{DD}$ voltage level is higher than $V_{BOD}$ or BOD is disabled. $1 = V_{DD}$ voltage level is lower than $V_{BOD}$ . Note that this bit is read-only. | #### Note - 1. BODEN, BOV[1:0], and BORST are initialized by being directly loaded from CONFIG2 bit 7, [6:4], and 2 after all resets. - 2. BOF reset value depends on different setting of CONFIG2 and VDD voltage level. ## IAPTRG - IAP Trigger | Regiser | Address | Reset Value | | | |---------|-----------------------------|-------------|--|--| | IAPTRG | A4H, all pages,TA protected | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|-------| | - | - | = | - | - | - | - | IAPGO | | - | - | - | - | - | - | - | W | | Bit | Name | Description | |-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | IAPGO | IAP Go | | | | IAP begins by setting this bit as logic 1. After this instruction, the CPU holds the Program Counter (PC) and the IAP hardware automation takes over to control the progress. After IAP action completed, the Program Counter continues to run the following instruction. The IAPGO bit will be automatically cleared and always read as logic 0. | | | | Before triggering an IAP action, interrupts (if enabled) should be temporary disabled for hardware limitation. | ## IAPUEN - IAP Updating Enable nuvoTon | Regiser | Address | Reset Value | |---------|-----------------------------|-------------| | IAPUEN | A5H, all pages,TA protected | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-------|-------|-------| | - | - | = | - | - | CFUEN | LDUEN | APUEN | | - | - | - | - | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------| | 2 | | CONFIG Bytes Updated Enable 0 = Inhibit erasing or programming CONFIG bytes by IAP. 1 = Allow erasing or programming CONFIG bytes by IAP. | | 1 | | LDROM Updated Enable 0 = Inhibit erasing or programming LDROM by IAP. 1 = Allow erasing or programming LDROM by IAP. | | 0 | | APROM Updated Enable 0 = Inhibit erasing or programming APROM by IAP. 1 = Allow erasing or programming APROM by IAP. | #### IAPAL - IAP Address Low Byte | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | IAPAL | A6H, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|-----------|---|---|---|---|---|---|--| | | IAPA[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | | | | | |-----|-----------|----------------------------------------------------|--|--|--|--| | 7:0 | IAPA[7:0] | IAP Address Low Byte | | | | | | | | PAL contains address IAPA[7:0] for IAP operations. | | | | | ## IAPAH - IAP Address High Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | IAPAH | A7H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|---|---|---|---|---|---|---| | IAPA[15:8] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------| | 7:0 | 1 | IAP Address High Byte IAPAH contains address IAPA[15:8] for IAP operations. | ## IE - Interrupt Enable (Bit-addressable) | Regiser | Address | Reset Value | | |---------|--------------------------------|-------------|--| | IE | A8H, all pages,Bit addressable | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|------|-----|-----|-----|-----|-----| | EA | EADC | EBOD | ES | ET1 | EX1 | ET0 | EX0 | | R/W | Bit | Name | Description | |-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EA | Enable All Interrupt This bit globally enables/disables all interrupts that are individually enabled. 0 = All interrupt sources Disabled. 1 = Each interrupt Enabled depending on its individual mask setting. Individual interrupts will occur if enabled. | | 6 | EADC | Enable ADC Interrupt 0 = ADC interrupt Disabled. 1 = Interrupt generated by ADCF (ADCCON0.7) Enabled. | | 5 | EBOD | Enable Brown-Out Interrupt 0 = Brown-out detection interrupt Disabled. 1 = Interrupt generated by BOF (BODCON0.3) Enabled. | | 4 | ES | Enable Serial Port 0 Interrupt 0 = Serial port 0 interrupt Disabled. 1 = Interrupt generated by TI (SCON.1) or RI (SCON.0) Enabled. | | 3 | ET1 | Enable Timer 1 Interrupt 0 = Timer 1 interrupt Disabled. 1 = Interrupt generated by TF1 (TCON.7) Enabled. | | 2 | EX1 | Enable External Interrupt 1 0 = External interrupt 1 Disabled. 1 = Interrupt generated by INT1 pin (P1.7) Enabled. | | 1 | ET0 | Enable Timer 0 Interrupt 0 = Timer 0 interrupt Disabled. 1 = Interrupt generated by TF0 (TCON.5) Enabled. | | 0 | EX0 | Enable External Interrupt 0 0 = External interrupt 0 Disabled. 1 = Interrupt generated by INTO pin (P3.0) Enabled. | #### SADDR - Slave 0 Address | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | SADDR | A9H, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------------|---|---|---|---|---|---|--| | | SADDR[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------------|-----------------------------------------------------------------------------------------------------------------------| | 7:0 | SADDR[7:0] | Slave 0 Address This byte specifies the microcontroller's own slave address for UATR0 multi-processor communication. | #### **WDCON – Watchdog Timer Control** | Regiser | Address | Reset Value | |---------|------------------------------|-------------------------------------------------------| | WDCON | AAH, all pages, TA protected | POR 0000_0111b<br>WDT 0000_1UUUb<br>Others 0000_UUUUb | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|---|---|---| | WDTR | WDCLR | WDTF | WIDPD | WDTRF | | | | | R/W | R/W | R/W | R/W | R/W | | | | | Bit | Name | Description | |-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | WDTR | WDT Run | | | | This bit is valid only when control bits in WDTEN[3:0] (CONFIG4[7:4]) are all 1. At this time, WDT works as a general purpose timer. | | | | 0 = WDT Disabled. | | | | 1 = WDT Enabled. The WDT counter starts running. | | 6 | WDCLR | WDT Clear | | | | Setting this bit will reset the WDT count to 00H. It puts the counter in a known state and prohibit the system from unpredictable reset. The meaning of writing and reading WDCLR bit is different. | | | | Writing: | | | | 0 = No effect. | | | | 1 = Clearing WDT counter. | | | | Reading: | | | | 0 = WDT counter is completely cleared. | | | | 1 = WDT counter is not yet cleared. | | 5 | WDTF | WDT Time-Out Flag | | | | This bit indicates an overflow of WDT counter. This flag should be cleared by software. | | 4 | WIDPD | WDT Running in Idle or Power-Down Mode | | | | This bit is valid only when control bits in WDTEN[3:0] (CONFIG4[7:4]) are all 1. It decides whether WDT runs in Idle or Power-down mode when WDT works as a general purpose timer. | | | | 0 = WDT stops running during Idle or Power-down mode. | | | | 1 = WDT keeps running during Idle or Power-down mode. | | 3 | WDTRF | WDT Reset Flag | | | | When the MCU is reset by WDT time-out event, this bit will be set via hardware. It is recommended that the flag be cleared via software. | | 2:0 | WDPS[2:0] | WDT Clock Pre-Scalar Select | | | | These bits determine the pre-scale of WDT clock from 1/1 through 1/256. | #### Note: - 1. WDTRF will be cleared after power-on reset, be set after WDT reset, and remains unchanged after any other resets. - 2. WDPS[2:0] are all set after power-on reset and keep unchanged after any reset other than power-on reset. #### **BODCON1 – Brown-out Detection Control 1** nuvoTon | Regiser | Address | Reset Value | | |---------|------------------------------|-------------------------------------|--| | BODCON1 | ABH, all pages, TA protected | POR 0000 0001b<br>Others 0000 0UUUb | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------------|---|--------| | - | - | - | - | - | LPBOD[1:0] | | BODFLT | | - | - | - | - | - | R/W | | R/W | | Bit | Name | Description | |-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | - | Reserved | | 2:1 | LPBOD[1:0] | Low Power BOD Enable 00 = BOD normal mode. BOD circuit is always enabled. 01 = BOD low power mode 1 by turning on BOD circuit every 1.6 ms periodically. 10 = BOD low power mode 2 by turning on BOD circuit every 6.4 ms periodically. 11 = BOD low power mode 3 by turning on BOD circuit every 25.6 ms periodically. | | 0 | BODFLT | BOD Filter Control BOD has a filter which counts 32 clocks of F <sub>SYS</sub> to filter the power noise when MCU runs with HIRC, or ECLK as the system clock and BOD does not operates in its low power mode (LPBOD[1:0] = [0, 0]). In other conditions, the filter counts 2 clocks of LIRC. Note that when CPU is halted in Power-down mode. The BOD output is permanently filtered by 2 clocks of LIRC. The BOD filter avoids the power noise to trigger BOD event. This bit controls BOD filter enabled or disabled. 0 = BOD filter Disabled. 1 = BOD filter Enabled. (Power-on reset default value.) | #### IAPFD - IAP Flash Data | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | IAPFD | AEH, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------------|---|---|---|---|---|---|--| | | IAPFD[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | | IAP Flash Data This byte contains flash data, which is read from or is going to be written to the Flash Memory. User should write data into IAPFD for program mode before triggering IAP processing and read data from IAPFD for read/verify mode after IAP processing is finished. | #### IAPCN - IAP Control | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | IAPCN | AFH, all pages | 0011_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|------|------|------------|---|---|---| | IAPE | B[1:0] | FOEN | FCEN | FCTRL[3:0] | | | | | R/ | W | R/W | R/W | R/W | | | | | Bit | Name | Description | |-----|------------|------------------------------------------------------------------------------------------------------| | 7:6 | IAPB[1:0] | IAP control | | 5 | FOEN | This byte is used for IAP command. For details, see <u>Table 6.3-1 IAP Modes and Command Codes</u> . | | 4 | FCEN | | | 3:0 | FCTRL[3:0] | | #### PnM1 – Port n Mode Select 1 | Regiser | Address | Reset Value | | | |---------|-------------|-------------|--|--| | P0M1 | B1H, Page 0 | 1111_1111 b | | | | P1M1 | B3H, Page 0 | 1111_1111 b | | | | P3M1 | ACH, Page 1 | 1111_1111 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PnM1.7 | PnM1.6 | PnM1.5 | PnM1.4 | PnM1.3 | PnM1.2 | PnM1.1 | PnM1.0 | | R/W | Bit | Name | Description | | | | | |-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7:0 | P0M1[7:0] | ort n Mode Select 1 | | | | | | | | <b>NOTE:</b> PxM1 and PxM2 are used in combination to determine the I/O mode of each pin of Port. See <u>Table 6.4-1 Configuration for Different I/O Modes.</u> | | | | | ## PnS - Port n Schmitt Triggered Input | Regiser | Address | Reset Value | | | |---------|-------------|-------------|--|--| | POS | 99H, Page 1 | 0000_0000 b | | | | P1S | 9BH, Page1 | 0000_0000 b | | | | P3S | ACH, Page1 | 0000_0000 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | P0S.7 | P0S.6 | P0S.5 | P0S.4 | P0S.3 | P0S.2 | P0S.1 | P0S.0 | | R/W | Bit | Name | Description | | | | |-----|-------|--------------------------------------------------------------------------------------------------|--|--|--| | n | P0S.n | P0.n Schmitt Triggered Input 0 = TTL level input of P0.n. 1 = Schmitt triggered input of P0.n. | | | | #### PnSR - Port n Slew Rate | Regiser | Address | Reset Value | | | |---------|-------------|-------------|--|--| | POSR | B2H, Page 1 | 0000_0000 b | | | | P1SR | B4H, Page 1 | 0000_0000 b | | | | P3SR | ADH, Page 1 | 0000_0000 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | P0SR.7 | P0SR.6 | P0SR.5 | P0SR.4 | P0SR.3 | P0SR.2 | P0SR.1 | P0SR.0 | | R/W | Bit | Name | Description | | | | |-----|------|------------------------------------------------------------------------------------------|--|--|--| | n | | P0.n Slew Rate 0 = P0.n normal output slew rate. 1 = P0.n high-speed output slew rate. | | | | ## P2S - P20 Setting and Timer01 Output Enable | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | P2S | B5H, all pages | 0000_0000 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|------|------|---|-------| | P20UP | - | - | - | T1OE | T0OE | = | P2S.0 | | R/W | - | - | - | R/W | R/W | - | R/W | | Bit | Name | Description | |-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | P20UP | P2.0 Pull-Up Enable 0 = P2.0 pull-up Disabled. 1 = P2.0 pull-up Enabled. This bit is valid only when RPD (CONFIG0.2) is programmed as 0. When selecting as a NRESET pin, the pull-up is always enabled. | | 3 | T10E | Timer 1 Output Enable 0 = Timer 1 output Disabled. 1 = Timer 1 output Enabled from T1 pin. Note that Timer 1 output should be enabled only when operating in its "Timer" mode. | | 2 | TOOE | Timer 0 Output Enable 0 = Timer 0 output Disabled. 1 = Timer 0 output Enabled from T0 pin. Note that Timer 0 output should be enabled only when operating in its "Timer" mode. | | 0 | P2S.0 | P2.0 Schmitt Triggered Input 0 = TTL level input of P2.0. 1 = Schmitt triggered input of P2.0. | #### **IPH – Interrupt Priority High** | Regiser | Address | Reset Value | | |---------|-------------|-------------|--| | IPH | B7H, Page 0 | 0000_0000 b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|-------|-----|------|------|------|------| | - | PADCH | PBODH | PSH | PT1H | PX1H | PT0H | PX0H | | - | R/W | Bit | Name | Description | |-----|-----------------------------------------------|-------------------------------------------------| | 6 | PADC | ADC interrupt priority high bit | | 5 | PBOD | Brown-out detection interrupt priority high bit | | 4 | PSH | Serial port 0 interrupt priority high bit | | 3 | PT1H | Timer 1 interrupt priority high bit | | 2 | 2 PX1H External interrupt 1 priority high bit | | | 1 | РТ0Н | Timer 0 interrupt priority high bit | | 0 | РХ0Н | External interrupt 0 priority high bit | **Note:**IPH is used in combination with the IP respectively to determine the priority of each interrupt source. See <u>Table 6.2-2</u> <u>Interrupt Priority Level Setting</u> for correct interrupt priority configuration. #### **PWMINTC – PWM Interrupt Control** nuvoTon | Regiser | Address | Reset Value | | |---------|-------------|-------------|--| | PWMINTC | B7H, Page 1 | 0000_0000 b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---------|---------|---|---------|---------|---------| | - | - | INTTYP1 | INTTYP0 | - | INTSEL2 | INTSEL1 | INTSEL0 | | - | - | R/W | R/W | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 5:4 | INTTYP[1:0] | PWM Interrupt Type Select | | | | These bit select PWM interrupt type. | | | | 00 = Falling edge on PWM0 channel 0/1/2/3/4/5 pin. | | | | 01 = Rising edge on PWM0 channel 0/1/2/3/4/5 pin. | | | | 10 = Central point of a PWM0 period. | | | | 11 = End point of a PWM0 period. | | | | Note that the central point interrupt or the end point interrupt is only available while PWM operates in center-aligned type. | | 2:0 | INTSEL[2:0] | PWM Interrupt Pair Select | | | | These bits select which PWM channel asserts PWM interrupt when PWM interrupt type is selected as falling or rising edge on PWM0 channel 0~5 pin | | | | 000 = PWM0_CH0. | | | | 001 = PWM0_CH1. | | | | 010 = PWM0_CH2. | | | | 011 = PWM0_CH3. | | | | 100 = PWM0_CH4. | | | | 101 = PWM0_CH5. | | | | Others = PWM0_CH0. | #### **IP – Interrupt Priority** | Regiser | Address | Reset Value | | |---------|---------------------------------|-------------|--| | IP | B8H, all pages, Bit addressable | 0000_0000 b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|-----|-----|-----|-----|-----| | - | PADC | PBOD | PS | PT1 | PX1 | PT0 | PX0 | | - | R/W | Bit | Name | Description | |-----|---------------------------------------------|------------------------------------------------| | 6 | PADC | ADC interrupt priority low bit | | 5 | PBOD | Brown-out detection interrupt priority low bit | | 4 | PS | Serial port 0 interrupt priority low bit | | 3 | PT1 | Timer 1 interrupt priority low bit | | 2 | 2 PX1 External interrupt 1 priority low bit | | | 1 | PT0 | Timer 0 interrupt priority low bit | | 0 | PX0 | External interrupt 0 priority low bit | **Note:** IP is used in combination with the IPH to determine the priority of each interrupt source. See <u>Table 6.2-2 Interrupt Priority Level Setting</u> for correct interrupt priority configuration. #### SADEN - Slave 0 Address Mask | Regiser | | | Add | Address Reset Value | | | e | | |---------|---|---|--------|---------------------|---|-------------|---|--| | SADEN | | | В9Н, а | ll pages | | 0000_0000 b | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------------|---|---|---|---|---|---|--| | | SADEN[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | | Slave 0 Address Mask This byte is a mask byte of UARTO that contains "don't-care" bits (defined by zeros) to form the device's "Given" address. The don't-care bits provide the flexibility to address one or more slaves at a time. | #### SADEN\_1 - Slave 1 Address Mask | Regiser | Address | Reset Value | |---------|----------------|-------------| | SADEN_1 | BAH, all pages | 0000_0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|-----|---|---|---|---|---|---| | SADEN_1[7:0] | | | | | | | | | | R/W | | | | | | | | Bit | Name | Description | |-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 0/15_11_1[110] | Slave 1 Address Mask This byte is a mask byte of UART1 that contains "don't-care" bits (defined by zeros) to form the device's "Given" address. The don't-care bits provide the flexibility to address one or more slaves at a time. | #### SADDR\_1 - Slave 1 Address | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | SADDR_1 | BBH, all pages | 0000_0000 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|--------------|---|---|---|---|---|---|--| | | SADDR_1[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|----------------------------------------------------------------------------------------------------------------------| | 7:0 | | Slave 1 Address This byte specifies the microcontroller's own slave address for UART1 multi-processor communication. | # I2DAT – I<sup>2</sup>C Data | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | I2DAT | BCH, all pages | 0000_0000 b | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------------|---|---|---|---|---|---|--| | | I2DAT[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | I2DAT[7:0] | I <sup>2</sup> C Data | | | | I2DAT contains a byte of the I <sup>2</sup> C data to be transmitted or a byte, which has just received. Data in I2DAT remains as long as SI is logic 1. The result of reading or writing I2DAT during I <sup>2</sup> C transceiving progress is unpredicted. | | | | While data in I2DAT is shifted out, data on the bus is simultaneously being shifted in to update I2DAT. I2DAT always shows the last byte that presented on the I <sup>2</sup> C bus. Thus the event of lost arbitration, the original value of I2DAT changes after the transaction. | # I2STAT - I<sup>2</sup>C Status | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | I2STAT | BDH, all pages | 1111_1000 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---| | I2STAT[7:3] | | | | | 0 | 0 | 0 | | R | | | | | R | R | R | | Bit | Name | Description | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | I2STAT[7:3] | I <sup>2</sup> C Status Code The MSB five bits of I2STAT contains the status code. There are 27 possible status codes. When I2STAT is F8H, no relevant state information is available and SI flag keeps 0. All other 26 status codes correspond to the I <sup>2</sup> C states. When each of these status is entered, SI will be set as logic 1 and a interrupt is requested. | | 2:0 | 0 | The least significant three bits of I2STAT are always read as 0. | # I2CLK – I<sup>2</sup>C Clock | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | I2CLK | BEH, all pages | 0000_1001 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|------------|---|---|---|---|---|---|--| | | I2CLK[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | I2CLK[7:0] | I <sup>2</sup> C Clock Setting | | | | In master mode: | | | | This register determines the clock rate of I <sup>2</sup> C bus when the device is in a master mode. The clock rate follows the equation, | | | | $\frac{F_{SYS}}{4\times (I2CLK+1)}$ | | | | The default value will make the clock rate of I <sup>2</sup> C bus 400k bps if the peripheral clock is 16 MHz. Note that the I2CLK value of 00H and 01H are not valid. This is an implement limitation. | | | | In slave mode: | | | | This byte has no effect. In slave mode, the I <sup>2</sup> C device will automatically synchronize with any given clock rate up to 400k bps. | ## <u>I2TOC – I<sup>2</sup>C Time-out Counter</u> | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | I2TOC | BFH, all pages | 0000_1001 b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---------|-----|-------| | - | - | - | - | - | I2TOCEN | DIV | I2TOF | | - | - | = | - | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|-------|----------------------------------------------------------------------------------------------------------------| | 2 | | I <sup>2</sup> C Time-Out Counter Enable | | | | 0 = I <sup>2</sup> C time-out counter Disabled. | | | | $1 = I^2C$ time-out counter Enabled. | | 1 | DIV | I <sup>2</sup> C Time-Out Counter Clock Divider | | | | $0 = $ The clock of $I^2C$ time-out counter is $F_{SYS}/1$ . | | | | 1 = The clock of I <sup>2</sup> C time-out counter is F <sub>SYS</sub> /4. | | 0 | I2TOF | I <sup>2</sup> C Time-Out Flag | | | | This flag is set by hardware if 14-bit I <sup>2</sup> C time-out counter overflows. It is cleared by software. | # I2CON – I<sup>2</sup>C Control | Regiser | Address | Reset Value | | |---------|---------------------------------|-------------|--| | I2CON | C0H, all pages, Bit addressable | 0000_0000 b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|-----|-----|-----|-----|---|-------| | - | I2CEN | STA | STO | SI | AA | - | I2CPX | | - | R/W | R/W | R/W | R/W | R/W | - | R/W | | Bit | Name | Description | |-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | I2CEN | I <sup>2</sup> C Bus Enable | | | | 0 = I <sup>2</sup> C bus Disabled. | | | | 1 = I <sup>2</sup> C bus Enabled. | | | | Before enabling the I <sup>2</sup> C, I2C0_SCL and I2C0_SDA port latches should be set to logic 1. | | 5 | STA | START Flag | | | | When STA is set, the I <sup>2</sup> C generates a START condition if the bus is free. If the bus is busy, the I <sup>2</sup> C waits for a STOP condition and generates a START condition following. | | | | If STA is set while the I <sup>2</sup> C is already in the master mode and one or more bytes have been transmitted or received, the I <sup>2</sup> C generates a repeated START condition. | | | | Note that STA can be set anytime even in a slave mode, but STA is not hardware automatically cleared after START or repeated START condition has been detected. User should take care of it by clearing STA manually. | | 4 | STO | STOP Flag | | | | When STO is set if the I <sup>2</sup> C is in the master mode, a STOP condition is transmitted to the bus. STO is automatically cleared by hardware once the STOP condition has been detected on the bus. | | | | The STO flag setting is also used to recover the I <sup>2</sup> C device from the bus error state (I2STAT as 00H). In this case, no STOP condition is transmitted to the I <sup>2</sup> C bus. | | | | If the STA and STO bits are both set and the device is original in the master mode, the I <sup>2</sup> C bus will generate a STOP condition and immediately follow a START condition. If the device is in slave mode, STA and STO simultaneous setting should be avoid from issuing illegal I <sup>2</sup> C frames. | | 3 | SI | I <sup>2</sup> C Interrupt Flag | | | | SI flag is set by hardware when one of 26 possible I <sup>2</sup> C status (besides F8H status) is entered. After SI is set, the software should read I2STAT register to determine which step has been passed and take actions for next step. | | | | SI is cleared by software. Before the SI is cleared, the low period of I2C0_SCL line is stretched. The transaction is suspended. It is useful for the slave device to deal with previous data bytes until ready for receiving the next byte. | | | | The serial transaction is suspended until SI is cleared by software. After SI is cleared, I <sup>2</sup> C bus will continue to generate START or repeated START condition, STOP condition, 8-bit data, or so on depending on the software configuration of controlling byte or bits. Therefore, user should take care of it by preparing suitable setting of registers before SI is software cleared. | nuvoTon | Bit | Name | Description | |-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | AA | Acknowledge Assert Flag | | | | If the AA flag is set, an ACK (low level on I2C0_SDA) will be returned during the acknowledge clock pulse of the I2C0_SCL line while the I <sup>2</sup> C device is a receiver or an own-address-matching slave. | | | | If the AA flag is cleared, a NACK (high level on I2C0_SDA) will be returned during the acknowledge clock pulse of the I2C0_SCL line while the I <sup>2</sup> C device is a receiver or an own-address-matching slave. A device with its own AA flag cleared will ignore its own salve address and the General Call. Consequently, SI will note be asserted and no interrupt is requested. | | | | Note that if an addressed slave does not return an ACK under slave receiver mode or not receive an ACK under slave transmitter mode, the slave device will become a not addressed slave. It cannot receive any data until its AA flag is set and a master addresses it again. | | | | There is a special case of I2STAT value C8H occurs under slave transmitter mode. Before the slave device transmit the last data byte to the master, AA flag can be cleared as 0. Then after the last data byte transmitted, the slave device will actively switch to not addressed slave mode of disconnecting with the master. The further reading by the master will be all FFH. | | 0 | I2CPX | I2C Pins Select | | | | 0 = Assign I2C0_SCL to P1.3 and I2C0_SDA to P1.4. | | | | 1 = Assign I2C0_SCL to P0.2 and I2C0_SDA to P1.6. | | | | Note that I2C pins will exchange immediately once setting or clearing this bit. | # I2ADDR – I<sup>2</sup>C Own Slave Address | Regiser | Address | Reset Value | |---------|----------------|-------------| | I2ADDR | C1H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------------|---|---|---|-----|---|---| | | I2ADDR[7:1] | | | | GC | | | | | R/W | | | | R/W | | | | Bit | Name | Description | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | I2ADDR[7:1] | I <sup>2</sup> C Device's Own Slave Address | | | | In master mode: | | | | These bits have no effect. | | | | In slave mode: | | | | These 7 bits define the slave address of this I <sup>2</sup> C device by user. The master should address I <sup>2</sup> C device by sending the same address in the first byte data after a START or a repeated START condition. If the AA flag is set, this I <sup>2</sup> C device will acknowledge the master after receiving its own address and become an addressed slave. Otherwise, the addressing from the master will be ignored. Note that I2ADDR[7:1] should not remain its default value of all 0, because address 0x00 is reserved for General Call. | | | | Toserveu for Gerieral Gail. | | 6 | GC | General Call Bit | | | | In master mode: | | | | This bit has no effect. | | | | In slave mode: | | | | 0 = The General Call is always ignored. | | | | 1 = The General Call is recognized if AA flag is 1; otherwise, it is ignored if AA is 0. | ### ADCRL - ADC Result Low Byte nuvoTon | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCRL | C2H, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|--------|---| | - | - | - | - | | ADCI | R[3:0] | | | - | - | - | - | R | | | | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------| | 3:0 | | ADC Result Low Byte The least significant 4 bits of the ADC result stored in this register. | ## ADCRH - ADC Result High Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCRH | C3H, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|---|---|---|---|---|---|---| | ADCR[11:4] | | | | | | | | | R | | | | | | | | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------| | 7:0 | | ADC Result High Byte The most significant 8 bits of the ADC result stored in this register. | ### T3CON - Timer 3 Control | Regiser | Address | Reset Value | |---------|-------------|-------------| | T3CON | C4H, Page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|------|-----|-----|-----------|---|---| | SMOD_1 | SMOD0_1 | BRCK | TF3 | TR3 | T3PS[2:0] | | | | R/W | R/W | R/W | R/W | R/W | R/W | | | | Bit | Name | Description | |-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SMOD_1 | Serial Port 1 Double Baud Rate Enable | | | | Setting this bit doubles the serial port baud rate when UART1 is in Mode 2. See Table 6.8-2 Serial Port UART1 Mode / baudrate Description for details. | | 6 | SMOD0_1 | Serial Port 1 Framing Error Access Enable | | | | 0 = SCON_1.7 accesses to SM0_1 bit. | | | | 1 = SCON_1.7 accesses to FE_1 bit. | | 5 | BRCK | Serial Port 0 Baud Rate Clock Source | | | | This bit selects which Timer is used as the baud rate clock source when serial port 0 is in Mode 1 | | | | or 3. | | | | 0 = Timer 1. | | | | 1 = Timer 3. | | 4 | TF3 | Timer 3 Overflow Flag | | | | This bit is set when Timer 3 overflows. It is automatically cleared by hardware when the program executes the Timer 3 interrupt service routine. This bit can be set or cleared by software. | | 3 | TR3 | Timer 3 Run Control | | | | 0 = Timer 3 is halted. | | | | 1 = Timer 3 starts running. | | | | Note that the reload registers RH3 and RL3 can only be written when Timer 3 is halted (TR3 bit is 0). If any of RH3 or RL3 is written if TR3 is 1, result is unpredictable. | | 2:0 | T3PS[2:0] | Timer 3 Pre-Scalar | | | | These bits determine the scale of the clock divider for Timer 3. | | | | 000 = 1/1. | | | | 001 = 1/2. | | | | 010 = 1/4. | | | | 011 = 1/8. | | | | 100 = 1/16. | | | | 101 = 1/32. | | | | 110 = 1/64. | | | | 111 = 1/128. | ## RL3 - Timer 3 Reload Low Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | RL3 | C5H, Page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---| | RL3[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------| | 7:0 | 1 | Timer 3 Reload Low Byte It holds the low byte of the reload value of Timer 3. | ## RH3 - Timer 3 Reload High Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | RL3 | C6H, Page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---| | RH3[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------| | 7:0 | | Timer 3 Reload High Byte It holds the high byte of the reload value of Time 3. | ### PIOCON1 - PWM or I/O Select | Regiser | Address | Reset Value | |---------|-------------|-------------| | PIOCON1 | C6H, Page 1 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|---|-------|-------|-------|---| | - | - | PIO15 | - | PIO13 | PIO12 | PIO11 | - | | - | - | R/W | - | R/W | R/W | R/W | - | | Bit | Name | Description | |-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------| | 5 | PIO15 | P1.5/PWM0_CH5 Pin Function Select 0 = P1.5/PWM0_CH5 pin functions as P1.5. 1 = P1.5/PWM0_CH5 pin functions as PWM0 channel 5 output. | | 3 | PIO13 | P0.4/PWM3 Pin Function Select 0 = P0.4/PWM0_CH3 pin functions as P0.4. 1 = P0.4/PWM0_CH3 pin functions as PWM0 channel 3 output. | | 2 | PIO12 | P0.5/PWM2 Pin Function Select 0 = P0.5/PWM0_CH2 pin functions as P0.5. 1 = P0.5/PWM0_CH2 pin functions as PWM0 channel 2 output. | | 1 | PIO11 | P1.4/PWM0 Channel 1 Pin Function Select 0 = P1.4/PWM0_CH1 pin functions as P1.4. 1 = P1.4/PWM0_CH1 pin functions as PWM0 channel 1 output. | ### TA - Timed Access nuvoTon | Regiser | Address | Reset Value | |---------|----------------|-------------| | TA | C7H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|---|---|---| | TA[7:0] | | | | | | | | | | W | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | | Timed Access The timed access register controls the access to protected SFRs. To access protected bits, user should first write AAH to the TA and immediately followed by a write of 55H to TA. After these two steps, a writing permission window is opened for 4 clock cycles during this period that user may write to protected SFRs. | ### T2CON - Timer 2 Control | Regiser | Address | Reset Value | |---------|----------------|-------------| | T2CON | C8H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|-----|---|--------| | TF2 | - | - | - | - | TR2 | - | CM/RL2 | | R/W | - | - | - | - | R/W | - | R/W | | Bit | Name | Description | |-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TF2 | Timer 2 Overflow Flag This bit is set when Timer 2 overflows or a compare match occurs. If the Timer 2 interrupt and the global interrupt are enable, setting this bit will make CPU execute Timer 2 interrupt service routine. This bit is not automatically cleared via hardware and should be cleared via software. | | 2 | TR2 | Timer 2 Run Control 0 = Timer 2 Disabled. Clearing this bit will halt Timer 2 and the current count will be preserved in TH2 and TL2. 1 = Timer 2 Enabled. | | 0 | CM/RL2 | Timer 2 Compare or Auto-Reload Mode Select This bit selects Timer 2 functioning mode. 0 = Auto-reload mode. 1 = Compare mode. | ### T2MOD - Timer 2 Mode | Regiser | Address | Reset Value | |---------|----------------|-------------| | T2MOD | C9H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------------|---|-----|-------|-------|------|--------| | LDEN | T2DIV[2:0] | | | CAPCR | CMPCR | LDTS | S[1:0] | | R/W | R/W | | R/W | R/W | R/ | W | | | Bit | Name | Description | | | | | | |-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7 | LDEN | Enable Auto-Reload | | | | | | | | | 0 = Reloading RCMP2H and RCMP2L to TH2 and TL2 Disabled. | | | | | | | | | 1 = Reloading RCMP2H and RCMP2L to TH2 and TL2 Enabled. | | | | | | | 6:4 | T2DIV[2:0] | imer 2 Clock Divider | | | | | | | | | 000 = Timer 2 clock divider is 1/1. | | | | | | | | | 001 = Timer 2 clock divider is 1/4. | | | | | | | | | 010 = Timer 2 clock divider is 1/16. | | | | | | | | | 011 = Timer 2 clock divider is 1/32. | | | | | | | | | 100 = Timer 2 clock divider is 1/64. | | | | | | | | | 101 = Timer 2 clock divider is 1/128. | | | | | | | | | 110 = Timer 2 clock divider is 1/256. | | | | | | | | | 111 = Timer 2 clock divider is 1/512. | | | | | | | 3 | CAPCR | Capture Auto-Clear | | | | | | | | | This bit is valid only under Timer 2 auto-reload mode. It enables hardware auto-clearing TH2 and TL2 counter registers after they have been transferred in to RCMP2H and RCMP2L while a capture event occurs. | | | | | | | | | 0 = Timer 2 continues counting when a capture event occurs. | | | | | | | | | 1 = Timer 2 value is auto-cleared as 0000H when a capture event occurs. | | | | | | | 2 | CMPCR | Compare Match Auto-Clear | | | | | | | | | This bit is valid only under Timer 2 compare mode. It enables hardware auto-clearing TH2 and TL2 counter registers after a compare match occurs. | | | | | | | | | 0 = Timer 2 continues counting when a compare match occurs. | | | | | | | | | 1 = Timer 2 value is auto-cleared as 0000H when a compare match occurs. | | | | | | | 1:0 | LDTS[1:0] | Auto-Reload Trigger Select | | | | | | | | | These bits select the reload trigger event. | | | | | | | | | 00 = Reload when Timer 2 overflows. | | | | | | | | | 01 = Reload when input capture 0 event occurs. | | | | | | | | | 10 = Reload when input capture 1 event occurs. | | | | | | | | | 11 = Reload when input capture 2 event occurs. | | | | | | ### RCMP2L - Timer 2 Reload/Compare Low Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | RCMP2L | CAH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---| | RCMP2L[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | RCMP2L[7:0] | Timer 2 Reload/Compare Low Byte | | | | This register stores the low byte of compare value when Timer 2 is configured in compare mode. Also it holds the low byte of the reload value in auto-reload mode. | ## RCMP2H - Timer 2 Reload/Compare High Byte | Regiser | | | Address | | | Reset Value | | | |---------|--------|---|----------------|---|---|-------------|---|--| | | RCMP2H | | CBH, all pages | | | 0000_0000b | | | | 7 | | _ | | 2 | 2 | | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---| | RCMP2H[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------| | 7:0 | RCMP2H[7:0] | Timer 2 Reload/Compare High Byte This register stores the high byte of compare value when Timer 2 is configured in compare | | | | mode. Also it holds the high byte of the reload value in auto-reload mode. | ## TL2 - Timer 2 Low Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | TL2 | CCH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|-----|-------|---|---|---| | | | | TL2 | [7:0] | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------| | 7:0 | | Timer 2 Low Byte The TL2 register is the low byte of the 16-bit counting register of Timer 2. | ## TH2 - Timer 2 High Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | TH2 | CDH, Page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|-----|-------|---|---|---| | | | | TH2 | [7:0] | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------| | 7:0 | | Timer 2 High Byte The TH2 register is the high byte of the 16-bit counting register of Timer 2. | ## ADCMPL - ADC Compare Low Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCMPL | CEH, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|---------|---| | - | - | = | - | | ADCM | 1P[3:0] | | | - | - | - | - | | W | /R | | | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------------------| | 3:0 | | ADC Compare Low Byte The least significant 4 bits of the ADC compare value stores in this register. | ## **ADCMPH – ADC Compare High Byte** | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCMPH | CFH, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|------|---------|---|---|---| | | | | ADCM | P[11:4] | | | | | W/R | | | | | | | | | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------------------| | 7:0 | | ADC Compare High Byte The most significant 8 bits of the ADC compare value stores in this register. | | 7.0 | | The most significant 8 bits of the ADC compare value stores in this register. | ### PSW - Program Status Word | Regiser | Address | Reset Value | |---------|---------------------------------|-------------| | PSW | D0H, all pages, Bit addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|---| | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | | R/W R | | Bit | Name | | | Descript | tion | | | | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------|--|--|--| | | | | · | | | | | | | 7 | CY | Carry flag | . • | | | | | | | | | | | peration, CY will be set<br>to the Most Significant I | when the previous operation resulted in a bit, otherwise cleared. | | | | | | | If the previous ope | eration is M | UL or DIV, CY is always | s 0. | | | | | | | 1 | | • | nat if the original BCD sum is greater than 100. | | | | | | | For a CJNE brand<br>Otherwise, CY wil | | | d integer value is less than the second one. | | | | | 6 | С | Auxiliary carry | | | | | | | | | | Set when the prevorder nibble, other | | | out from or a borrow-in to the 4 <sup>th</sup> bit of the low | | | | | 5 | 0 | User flag 0 | | | | | | | | | | The general purpo | The general purpose flag that can be set or cleared by user. | | | | | | | 4 | RS1 | | Register bank selection bits | | | | | | | 3 | RS0 | These two bits se | | four banks in which R0 t | to R7 locate. | | | | | | | RS1 | RS0 | Register Bank | RAM Address | | | | | | | 0 | 0 | 0 | 00H to 07H | | | | | | | 0 | 1 | 1 | 08H to 0FH | | | | | | | 1 | 0 | 2 | 10H to 17H | | | | | | | 1 | 1 | 3 | 18H to 1FH | | | | | 2 | V | Overflow flag | | | | | | | | | | OV is used for a signed character operands. For a ADD or ADDC instruction, OV will be set if there is a carry out of bit 6 but not out of bit 7, or a carry out of bit 7 but not bit 6. Otherwise, OV is cleared. OV indicates a negative number produced as the sum of two positive operands or a positive sum from two negative operands. For a SUBB, OV is set if a borrow is needed into bit6 but not into bit 7, or into bit7 but not bit 6. Otherwise, OV is cleared. OV indicates a negative number produced when a negative value is subtracted from a positive value, or a positive result when a positive number is subtracted from a negative number. For a MUL, if the product is greater than 255 (00FFH), OV will be set. Otherwise, it is cleared. For a DIV, it is normally 0. However, if B had originally contained 00H, the values returned in A and B will be undefined. Meanwhile, the OV will be set. | | | | | | | | 1 | 1 | User flag 1<br>The general purpo | ose flag tha | t can be set or cleared b | by user via software. | | | | nuvoTon | O D Dorite flor | | |-----------------------------------------------------------------------------------------------------------------|-------------------------------------| | O P Parity flag Set to 1 to indicate an odd number of ones in the accumulator. It performs even parity check. | Cleared for an even number of ones. | ## PWMPH - PWM Period High Byte | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | PWMPH | D1H, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------------|-----|---|---|---|---|---|---|--| | PWMP[15:8] | | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------| | 7:0 | | PWM Period High Byte This byte with PWMPL controls the period of the PWM generator signal. | ## PWM0H - PWM0 Duty High Byte | Regiser | Address | Reset Value | |---------|----------------|--------------| | PWM0H | D1H, all pages | 0000 _0000 b | | PWM1H | D3H, all pages | 0000 _0000 b | | PWM2H | D4H, all pages | 0000 _0000 b | | PWM3H | D5H, all pages | 0000 _0000 b | | PWM4H | C4H, page 1 | 0000 _0000 b | | PWM5H | C5H, page 1 | 0000 _0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|---|---|---|---|---|---|---| | PWM0[15:8] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------------|---------------------------------------------------------------------------------------------------------| | 7:0 | PWM0[15:8] | PWM0 Duty High Byte This byte with PWM0L controls the duty of the output signal PG0 from PWM generator. | ## PNP - PWM Negative Polarity | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | PNP | D6H, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|------|------|------|------|------|------| | - | - | PNP5 | PNP4 | PNP3 | PNP2 | PNP1 | PNP0 | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------| | n | | PWMn Negative Polarity Output Enable 0 = PWMn signal outputs directly on PWMn pin. 1 = PWMn signal outputs inversely on PWMn pin. | ### FBD - PWM Fault Brake Data nuvoTon | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | FBD | D7H, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|--------|------|------|------|------|------|------| | FBF | FBINLS | FBD5 | FBD4 | FBD3 | FBD2 | FBD1 | FBD0 | | R/W | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FBF | Fault Brake Flag This flag is set when FBINEN is set as 1 and FB pin detects an edge, which matches FBINLS (FBD.6) selection. This bit is cleared by software. After FBF is cleared, Fault Brake data output will not be released until PWMRUN (PWMCON0.7) is set. | | 6 | | PWM_BRAKE Pin Input Level Selection 0 = Falling edge. 1 = Rising edge. | | N | | PWMn Fault Brake Data 0 = PWMn signal is overwritten by 0 once Fault Brake asserted. 1 = PWMn signal is overwritten by 1 once Fault Brake asserted. | ### PWMCON0 - PWM Control 0 | Regiser | Address | Reset Value | | | |---------|---------------------------------|-------------|--|--| | PWMCON0 | D7H, all pages, Bit addressable | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|--------|---|---|---|---| | PWMRUN | LOAD | PWMF | CLRPWM | - | - | = | - | | R/W | R/W | R/W | R/W | - | - | - | - | | Bit | Name | Description | |-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PWMRUN | PWM Run Enable | | | | 0 = PWM stays in idle. | | | | 1 = PWM starts running. | | 6 | LOAD | PWM New Period and Duty Load | | | | This bit is used to load period and duty control registers in their buffer if new period or duty value needs to be updated. The loading will act while a PWM period is completed. The new period and duty affected on the next PWM cycle. After the loading is complete, LOAD will be automatically cleared via hardware. The meaning of writing and reading LOAD bit is different. | | | | Writing: | | | | 0 = No effect. | | | | 1 = Load new period and duty in their buffers while a PWM period is completed. | | | | Reading: | | | | 0 = A loading of new period and duty is finished. | | | | 1 = A loading of new period and duty is not yet finished. | | 5 | PWMF | PWM Flag | | | | This flag is set according to definitions of INTSEL[2:0] and INTTYP[1:0] in PWMINTC. This bit is cleared by software. | | 4 | CLRPWM | Clear PWM Counter | | | | Setting this bit clears the value of PWM 16-bit counter for resetting to 0000H. After the counter value is cleared, CLRPWM will be automatically cleared via hardware. The meaning of writing and reading CLRPWM bit is different. | | | | Writing: | | | | 0 = No effect. | | | | 1 = Clearing PWM 16-bit counter. | | | | Reading: | | | | 0 = PWM 16-bit counter is completely cleared. | | | | 1 = PWM 16-bit counter is not yet cleared. | ## PWMPL - PWM Period Low Byte | Regiser | Address | Reset Value | | | |---------|-----------------|-------------|--|--| | PWMPL | D9H, all pages | 0000_0000b | | | | | 5 , 5 , 7 5 5 5 | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|-----------|---|---|---|---|---|---|--| | | PWMP[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------| | 7:0 | 1 | PWM Period Low Byte This byte with PWMPH controls the period of the PWM generator signal. | ## PWMnL - PWM0 Duty Low Byte | Regiser | Address | Reset Value | |---------|----------------|--------------| | PWM0L | DAH, all pages | 0000 _0000 b | | PWM1L | DBH, all pages | 0000 _0000 b | | PWM2L | DCH, all pages | 0000 _0000 b | | PWM3L | DDH, all pages | 0000 _0000 b | | PWM4L | CCH, Page 1 | 0000 _0000 b | | PWM5L | CCH, Page 1 | 0000 _0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|-----|---|---|---|---|---|---|--| | PWM0[7:0] | | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------------------------------| | 7:0 | | PWM0 Channel 0 Duty Low Byte This byte with PWM0H controls the duty of the output signal PG0 from PWM generator. | ### PIOCON0 - PWM or I/O Select | Regiser | Address | Reset Value | |---------|----------------|-------------| | PIOCON0 | DEH, all pages | 0000_0000ь | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|-------|-------|-------|-------|-------| | - | - | PIO05 | PIO04 | PIO03 | PIO02 | PIO01 | PIO00 | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|-------|-----------------------------------------------------| | 5 | PIO05 | P0.3/PWM0 Channel 5 Pin Function Select | | | | 0 = P0.3/PWM0_CH5 pin functions as P0.3. | | | | 1 = P0.3/PWM0_CH5 pin functions as PWM0_CH5 output. | | 4 | PIO04 | P0.1/PWM0 Channel 4 Pin Function Select | | | | 0 = P0.1/PWM0_CH4 pin functions as P0.1. | | | | 1 = P0.1/PWM0_CH4 pin functions as PWM4 output. | | 3 | PIO03 | P0.0/PWM0 Channel 3 Pin Function Select | | | | 0 = P0.0/PWM0_CH3 pin functions as P0.0. | | | | 1 = P0.0/PWM0_CH3 pin functions as PWM3 output. | | 2 | PIO02 | P1.0/PWM0 Channel 2 Pin Function Select | | | | 0 = P1.0/PWM0_CH2 pin functions as P1.0. | | | | 1 = P1.0/PWM0_CH2 pin functions as PWM2 output. | | 1 | PIO01 | P1.1/PWM0 Channel 1 Pin Function Select | | | | 0 = P1.1/PWM0_CH1 pin functions as P1.1. | | | | 1 = P1.1/PWM0_CH1 pin functions as PWM1 output. | | 0 | PIO00 | P1.2/PWM0 Channel 0 Pin Function Select | | | | 0 = P1.2/PWM0_CH0 pin functions as P1.2. | | | | 1 = P1.2/PWM0_CH0 pin functions as PWM0 output. | ### PWMCON1 - PWM Control 1 | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | PIOCON1 | DFH, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|-----|--------|--------|-------------|---|---| | PWMM | OD[1:0] | GP | PWMTYP | FBINEN | PWMDIV[2:0] | | | | R/ | W | R/W | R/W | R/W | R/W | | | | Bit | Name | Description | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | GP | Group Mode Enable This bit enables the group mode. If enabled, the duty of first three pairs of PWM are decided by PWM01H and PWM01L rather than their original duty control registers. 0 = Group mode Disabled. 1 = Group mode Enabled. | | 2:0 | PWMDIV[2:0] | PWM Clock Divider This field decides the pre-scale of PWM clock source. 000 = 1/1. 001 = 1/2 010 = 1/4. 011 = 1/8. 100 = 1/16. 101 = 1/32. 110 = 1/64. 111 = 1/128. | ### A or ACC – Accumulator nuvoTon | Regiser | Address | Reset Value | |---------|---------------------------------|-------------| | ACC | E0H, all pages, Bit addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | ACC.7 | ACC.6 | ACC.5 | ACC.4 | ACC.3 | ACC.2 | ACC.1 | ACC.0 | | R/W | Bit | Name | Description | |-----|----------|-----------------------------------------------------------------------------------------------| | 7:0 | ACC[7:0] | Accumulator The A or ACC register is the standard 80C51 accumulator for arithmetic operation. | ### ADCCON1 - ADC Control 1 | Regiser | Address | Reset Value | | | |---------|-------------|-------------|--|--| | ADCCON1 | E1H, page 0 | 0000_0000ь | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---------|-------------|---|------|---------|-------|-------| | - | STADCPX | ADCDIV[1:0] | | ETGT | YP[1:0] | ADCEX | ADCEN | | - | R/W | R/W | | R/W | | R/W | R/W | | Bit | Name | Description | |-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | STADCPX | External Start ADC Trigger Pin Select | | | | 0 = Assign STADC to P0.4. | | | | 1 = Assign STADC to P1.3. | | | | Note that STADC will exchange immediately once setting or clearing this bit. | | 5:4 | ADCDIV[1:0] | ADC Clock Divider | | | | 00 = ADC clock source = FSYS/1. | | | | 01 = ADC clock source = FSYS/2. | | | | 10 = ADC clock source = FSYS/4. | | | | 11 = ADC clock source = FSYS/8. | | 3:2 | ETGTYP[1:0] | External Trigger Type Select | | | | When ADCEX (ADCCON1.1) is set, these bits select which condition triggers ADC conversion. | | | | 00 = Falling edge on PWM0/2/4 or STADC pin. | | | | 01 = Rising edge on PWM0/2/4 or STADC pin. | | | | 10 = Central point of a PWM period. | | | | 11 = End point of a PWM period. | | | | Note that the central point interrupt or the period point interrupt is only available for PWM center-aligned type. | | 1 | ADCEX | ADC External Conversion Trigger Select | | | | This bit select the methods of triggering an A/D conversion. | | | | 0 = A/D conversion is started only via setting ADCS bit. | | | | 1 = A/D conversion is started via setting ADCS bit or by external trigger source depending on ETGSEL[1:0] and ETGTYP[1:0]. Note that while ADCS is 1 (busy in converting), the ADC will ignore the following external trigger until ADCS is hardware cleared. | | 0 | ADCEN | ADC Enable | | | | 0 = ADC circuit off. | | | | 1 = ADC circuit on. | ### ADCCON2 – ADC Control 2 nuvoTon | Regiser | Address | Reset Value | | | |---------|------------|-------------|--|--| | ADCCON2 | E2H, page0 | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---------|--------|-------------|---|----------|---| | ADFBEN | ADCMPOP | ADCMPEN | ADCMPO | ADCAQT[2:0] | | ADCDLY.8 | | | R/W | R/W | R/W | R | R/W | | R/W | | | Bit | Name | Description | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADFBEN | ADC Compare Result Asserting Fault Brake Enable | | | | 0 = ADC asserting Fault Brake Disabled. | | | | 1 = ADC asserting Fault Brake Enabled. Fault Brake is asserted once its compare result ADCMPO is 1. Meanwhile, PWM channels output Fault Brake data. PWMRUN (PWMCON0.7) will also be automatically cleared by hardware. The PWM output resumes when PWMRUN is set again. | | 6 | ADCMPOP | ADC Comparator Output Polarity | | | | 0 = ADCMPO is 1 if ADCR[11:0] is greater than or equal to ADCMP[11:0]. | | | | 1 = ADCMPO is 1 if ADCR[11:0] is less than ADCMP[11:0]. | | 5 | ADCMPEN | ADC Result Comparator Enable. | | | | ADC result comparator to trig ADCF enable bit. Only when comparator value match the condition of ADC compare value defined ADCF will be set to 1. This condition base on ADCMPH, ADCMPL and ADCMPOP register define. | | | | The ADCF register changes to 1 only when ADC comparing result matches the condition and then enters interrupt vector if ADC interrupt is enabled. | | | | 0 = ADC result comparator trig ADCF Disabled. | | | | 1 = ADC result comparator trig ADCF Enabled. | | | | <b>Note</b> : After this bit is enabled and ADC start is triggered, the ADC keeps converting. The register ADCRH and ADCRL value will change based on the result of ADC setting and can also be read out from the register. This process only stops after ADCF is set to 1 | | 4 | ADCMPO | ADC Comparator Output Value | | | | This bit is the output value of ADC result comparator based on the setting of ACMPOP. This bit updates after every A/D conversion complete. | | 3:1 | ADCAQT | ADC Acquisition Time | | | | This 3-bit field decides the acquisition time for ADC sampling, following by equation below: | | | | ADC acquisition time = $\frac{4 * ADCAQT + 6}{F_{ADCSMP}}$ . ( $F_{ADCSMP}$ base on ADCDIV (ADCCON1[5:4]) | | | | The default and minimum acquisition time is 6 ADC clock cycles. Note that this field should not be changed when ADC is in converting. | | 0 | ADCDLY.8 | ADC External Trigger Delay Counter Bit 8 See ADCDLY register. | ## ADCDLY - ADC Trigger Delay Counter | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | ADCDLY | E3H, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|-------------|---|---|---|---|---|---|--| | | ADCDLY[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | ADCDLY[7:0] | ADC External Trigger Delay Counter Low Byte | | | | This 8-bit field combined with ADCCON2.0 forms a 9-bit counter. This counter inserts a delay after detecting the external trigger. An A/D converting starts after this period of delay. | | | | External trigger delay time = $\frac{ADCDLY}{F_{ADC}}$ . | | | | Note that this field is valid only when ADCEX (ADCCON1.1) is set. User should not modify ADCDLY during PWM run time if selecting PWM output as the external ADC trigger source. | ## CnL - Capture n Low Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | COL | E4H, all pages | 0000_0000b | | C1L | E6H, all pages | 0000_0000b | | C2L | EDH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|----------|---|---|---|---|---|---|--| | | C0L[7:0] | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------| | 7:0 | 1 | Input Capture n Result Low Byte The COL register is the low byte of the 16-bit result captured by input capture 0. | ## CnH - Capture n High Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | СОН | E4H, all pages | 0000_0000b | | C1H | E7H, all pages | 0000_0000b | | C2H | EEH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---| | C0H[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|----------------------------------------------------------------------------------------------------------------------| | 7:0 | | Input Capture n Result High Byte The C0H register is the high byte of the 16-bit result captured by input capture 0. | ### ADCCON0 - ADC Control 0 nuvoTon | Regiser | Address | Reset Value | | |---------|-------------------------------|-------------|--| | ADCCON0 | E8H, page 0 , Bit addressable | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|---------|---------|--------|--------|--------|--------| | ADCF | ADCS | ETGSEL1 | ETGSEL0 | ADCHS3 | ADCHS2 | ADCHS1 | ADCHS0 | | R/W | Bit | Name | Description | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADCF | ADC Flag | | | | This flag is set when an A/D conversion is completed. The ADC result can be read. While this flag is 1, ADC cannot start a new converting. This bit is cleared by software. | | 6 | ADCS | A/D Converting Software Start Trigger | | | | Setting this bit 1 triggers an A/D conversion. This bit remains logic 1 during A/D converting time and is automatically cleared via hardware right after conversion complete. The meaning of writing and reading ADCS bit is different. | | | | Writing: | | | | 0 = No effect. | | | | 1 = Start an A/D converting. | | | | Reading: | | | | 0 = ADC is in idle state. | | | | 1 = ADC is busy in converting. | | 5:4 | ETGSEL[1:0] | External Trigger Source Select | | | | When ADCEX (ADCCON1.1) is set, these bits select which pin output triggers ADC conversion. | | | | 00 = PWM0. | | | | 01 = PWM2. | | | | 10 = PWM4 | | | | 11 = STADC pin. | | 3:0 | ADCHS[3:0] | A/D Converting Channel Select | | | | This filed selects the activating analog input source of ADC. If ADCEN is 0, all inputs are disconnected. | | | | 0000 = ADC_CH0. | | | | 0001 = ADC_CH1. | | | | 0010 = ADC_CH2. | | | | 0011 = ADC_CH3. | | | | 0100 = ADC_CH4. | | | | 0101 = ADC_CH5. | | | | 0110 = ADC_CH6. | | | | 0111 = ADC_CH7 | | | | 1000 = Internal band-gap voltage. | | | | Others = Reserved. | ## PICON - Pin Interrupt Control | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | PICON | E9H, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------|------|------|------|-----------|---| | PIT67 | PIT45 | PIT3 | PIT2 | PIT1 | PIT0 | PIPS[1:0] | | | R/W | | Bit | Name | Description | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PIT67 | Pin Interrupt Channel 6 and 7 Type Select This bit selects which type that pin interrupt channel 6 and 7 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 6 | PIT45 | Pin Interrupt Channel 4 and 5 Type Select This bit selects which type that pin interrupt channel 4 and 5 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 5 | PIT3 | Pin Interrupt Channel 3 Type Select This bit selects which type that pin interrupt channel 3 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 4 | PIT2 | Pin Interrupt Channel 2 Type Select This bit selects which type that pin interrupt channel 2 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 3 | PIT1 | Pin Interrupt Channel 1 Type Select This bit selects which type that pin interrupt channel 1 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 2 | PIT0 | Pin Interrupt Channel 0 Type Select This bit selects which type that pin interrupt channel 0 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 1:0 | PIPS[:0] | Pin Interrupt Port Select This field selects which port is active as the 8-channel of pin interrupt. 00 = Port 0. 01 = Port 1. 10 = Port 2. 11 = Port 3. | ## PINEN - Pin Interrupt Negative Polarity Enable | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | PINEN | EAH, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PINEN7 | PINEN6 | PINEN5 | PINEN4 | PINEN3 | PINEN2 | PINEN1 | PINEN0 | | R/W | Bit | Name | Description | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | n | PINENn | Pin Interrupt Channel n Negative Polarity Enable | | | | This bit enables low-level/falling edge triggering pin interrupt channel n. The level or edge triggered selection depends on each control bit PITn in PICON. | | | | 0 = Low-level/falling edge detect Disabled. | | | | 1 = Low-level/falling edge detect Enabled. | # PIPEN - Pin Interrupt Positive Polarity Enable | Regiser | Address | Reset Value | |---------|----------------|-------------| | PIPEN | EBH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PIPEN7 | PIPEN6 | PIPEN5 | PIPEN4 | PIPEN3 | PIPEN2 | PIPEN1 | PIPEN0 | | R/W | Bit | Name | Description | | | | |-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | n | PIPENn | Pin Interrupt Channel n Positive Polarity Enable | | | | | | | his bit enables high-level/rising edge triggering pin interrupt channel n. The level or edge triggered<br>election depends on each control bit PITn in PICON. | | | | | | | 0 = High-level/rising edge detect Disabled. | | | | | | | 1 = High-level/rising edge detect Enabled. | | | | # PIF - Pin Interrupt Flags | Regiser | Address | Reset Value | |---------|----------------|-------------| | PIF | ECH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------| | PIF7 | PIF6 | PIF5 | PIF4 | PIF3 | PIF2 | PIF1 | PIF0 | | R (level)<br>R/W (edge) | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | n | PIFn | Pin Interrupt Channel n Flag | | | | If the edge trigger is selected, this flag will be set by hardware if the channel n of pin interrupt detects an enabled edge trigger. This flag should be cleared by software. | | | | If the level trigger is selected, this flag follows the inverse of the input signal's logic level on the channel n of pin interrupt. Software cannot control it. | ### **EIP – Extensive Interrupt Priority** | Regiser | Address | Reset Value | |---------|----------------|-------------| | EIP | EFH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|-----|------|------|------|-----|------| | PT2 | PSPI | PFB | PWDT | PPWM | PCAP | PPI | PI2C | | R/W | Bit | Name | Description | | | | | |-----|------|---------------------------------------------|--|--|--|--| | 7 | PT2 | Timer 2 interrupt priority low bit | | | | | | 6 | PSPI | SPI interrupt priority low bit | | | | | | 5 | PFB | Fault Brake interrupt priority low bit | | | | | | 4 | PWDT | WDT interrupt priority low bit | | | | | | 3 | PPWM | VM interrupt priority low bit | | | | | | 2 | PCAP | Input capture interrupt priority low bit | | | | | | 1 | PPI | Pin interrupt priority low bit | | | | | | 0 | PI2C | I <sup>2</sup> C interrupt priority low bit | | | | | **Note:** EIP is used in combination with the EIPH to determine the priority of each interrupt source. See Table 6.2-2 Interrupt Priority Level Setting for correct interrupt priority configuration. # B - B Register nuvoTon | Regiser | Address | Reset Value | |---------|--------------------------------|-------------| | В | F0H, all pages,bit addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | B.7 | B.6 | B.5 | B.4 | B.3 | B.2 | B.1 | B.0 | | R/W | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------| | 7:0 | | B Register The B register is the other accumulator of the standard 80C51 .It is used mainly for MUL and DIV instructions. | # CAPCON3 - Input Capture Control 3 | Regiser | Address | Reset Value | |---------|----------------|-------------| | CAPCON3 | F1H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | CAP13 | CAP12 | CAP11 | CAP10 | CAP03 | CAP02 | CAP01 | CAP00 | | R/W | Bit | Name | Description | |-------|-----------|------------------------------------------| | [7:4] | CAP1[3:0] | Input Capture Channel 0 Input Pin Select | | | | 0000 = P1.2/IC0 | | | | 0001 = P1.1/IC1 | | | | 0010 = P1.0/IC2 | | | | 0011 = P0.0/IC3 | | | | 0100 = P0.4/IC3 | | | | 0101 = P0.1/IC4 | | | | 0110 = P0.3/IC5 | | | | 0111 = P0.5/IC6 | | | | 1000 = P1.5/IC7 | | | | others = P1.2/IC0 | | [3:0] | CAP0[3:0] | Input Capture Channel 0 Input Pin Select | | | | 0000 = P1.2/IC0 | | | | 0001 = P1.1/IC1 | | | | 0010 = P1.0/IC2 | | | | 0011 = P0.0/IC3 | | | | 0100 = P0.4/IC3 | | | | 0101 = P0.1/IC4 | | | | 0110 = P0.3/IC5 | | | | 0111 = P0.5/IC6 | | | | 1000 = P1.5/IC7 | | | | others = P1.2/IC0 | # **CAPCON4 – Input Capture Control 4** nuvoTon | Regiser | Address | Reset Value | |---------|----------------|-------------| | CAPCON4 | F2H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|-------|-------|-------|-------| | - | - | ı | - | CAP23 | CAP22 | CAP21 | CAP20 | | - | - | - | - | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | [3:0] | | Input Capture Channel 0 Input Pin Select<br>0000 = P1.2/IC0<br>0001 = P1.1/IC1<br>0010 = P1.0/IC2<br>0011 = P0.0/IC3<br>0100 = P0.4/IC3<br>0101 = P0.1/IC4 | | | | 0110 = P0.3/IC5<br>0111 = P0.5/IC6<br>1000 = P1.5/IC7<br>others = P1.2/IC0 | # SPCR - Serial Peripheral Control Register | Regiser | Address | Reset Value | |---------|-------------|-------------| | SPCR | F3H, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|------|------|------|------|------| | SSOE | SPIEN | LSBFE | MSTR | CPOL | СРНА | SPR1 | SPR0 | | R/W | Bit | Name | Description | |-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SSOE | Slave Select Output Enable This bit is used in combination with the DISMODF (SPSR.3) bit to determine the feature of SS pin as shown in $0 = \overline{SS} \text{ functions as a general purpose I/O pin.}$ $1 = \overline{SS} \text{ automatically goes low for each transmission when selecting external Slave device and goes high during each idle state to de-select the Slave device.}$ | | 6 | SPIEN | SPI Enable 0 = SPI function Disabled. 1 = SPI function Enabled. | | 5 | LSBFE | LSB First Enable 0 = The SPI data is transferred MSB first. 1 = The SPI data is transferred LSB first. | | 4 | MSTR | Master Mode Enable This bit switches the SPI operating between Master and Slave modes. 0 = The SPI is configured as Slave mode. 1 = The SPI is configured as Master mode. | | 3 | CPOL | SPI Clock Polarity Select CPOL bit determines the idle state level of the SPI clock. See Figure 6.9-4 SPI Clock Formats. 0 = The SPI clock is low in idle state. 1 = The SPI clock is high in idle state. | | 2 | СРНА | SPI Clock Phase Select CPHA bit determines the data sampling edge of the SPI clock. See Figure 6.9-4 SPI Clock Formats. 0 = The data is sampled on the first edge of the SPI clock. 1 = The data is sampled on the second edge of the SPI clock. | | 1:0 | SPR[1:0] | SPI Clock Rate Select These two bits select four grades of SPI clock divider. The clock rates reference Table 6.9-2 SPI Master Clock Rate Define Table SPR[1:0] are valid only under Master mode (MSTR = 1). If under Slave mode, the clock will automatically synchronize with the external clock on SPICLK pin from Master device up to F <sub>SYS</sub> /2 communication speed. | # SPCR2 - Serial Peripheral Control Register 2 | Regiser | Address | Reset Value | |---------|-------------|-------------| | SPCR2 | F3H, page 1 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|-------|-------| | - | - | - | - | - | - | SPIS1 | SPIS0 | | - | - | - | - | - | - | R/W | R/W | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | • | Reserved | | 0 | | SPI Interval Time Selection Between Adjacent Bytes SPIS[1:0] and CPHA select eight grades of SPI interval time selection between adjacent bytes. As Table 6.9-3 SPI Clock Suspend Interval Select. Note: SPIS[1:0] are valid only under Master mode (MSTR = 1). | # SPSR - Serial Peripheral Status Register | Regiser | Address | Reset Value | |---------|---------------|-------------| | SPSR | F4H, all page | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|--------|------|---------|-------|---|---| | SPIF | WCOL | SPIOVF | MODF | DISMODF | TXBUF | - | - | | R/W | R/W | R/W | R/W | R/W | R | - | - | | Bit | Name | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SPIF | SPI Complete Flag | | | | This bit is set to logic 1 via hardware while an SPI data transfer is complete or an receiving data has been moved into the SPI read buffer. If ESPI (EIE .0) and EA are enabled, an SPI interrupt will be required. This bit should be cleared via software. Attempting to write to SPDR is inhibited if SPIF is set. | | 6 | WCOL | Write Collision Error Flag | | | | This bit indicates a write collision event. Once a write collision event occurs, this bit will be set. It should be cleared via software. | | 5 | SPIOVF | SPI Overrun Error Flag | | | | This bit indicates an overrun event. Once an overrun event occurs, this bit will be set. If ESPI and EA are enabled, an SPI interrupt will be required. This bit should be cleared via software. | | 4 | MODF | Mode Fault Error Flag | | | | This bit indicates a Mode Fault error event. If $\overline{SS}$ pin is configured as Mode Fault input (MSTR = 1 and DISMODF = 0) and $\overline{SS}$ is pulled low by external devices, a Mode Fault error occurs. Instantly MODF will be set as logic 1. If ESPI and EA are enabled, an SPI interrupt will be required. This bit should be cleared via software. | | 3 | DISMODF | Disable Mode Fault Error Detection | | | | This bit is used in combination with the SSOE (SPCR.7) bit to determine the feature of $\overline{SS}$ pin as shown in <u>Table 6.9-1 Slave Select Pin Configurations</u> . DISMODF is valid only in Master mode (MSTR = 1). | | | | 0 = Mode Fault detection Enabled. SS serves as input pin for Mode Fault detection disregard of SSOE. | | | | 1 = Mode Fault detection Disabled. The feature of $\overline{SS}$ follows SSOE bit. | | 2 | TXBUF | SPI Writer Data Buffer Status | | | | This bit indicates the SPI transmit buffer status. | | | | 0 = SPI writer data buffer is empty | | | | 1 = SPI writer data buffer is full. | # SPDR - Serial Peripheral Data Register | Regiser | Address | Reset Value | |---------|---------------|-------------| | SPDR | F5H, all page | 0000_0000b | | G. 21. | . o, a page | 0000_00002 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----|---|---|---|---|---|---| | SPDR[7:0] | | | | | | | | | | R/W | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | | Serial Peripheral Data This byte is used for transmitting or receiving data on SPI bus. A write of this byte is a write to the shift register. A read of this byte is actually a read of the read data buffer. In Master mode, a write to this register initiates transmission and reception of a byte simultaneously. | # AINDIDS - ADC Channel Digital Input Disconnect | Regiser | Address | Reset Value | |---------|---------------|-------------| | AINDIDS | F6H, all page | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | P11DIDS | P03DIDS | P04DIDS | P05DIDS | P06DIDS | P07DIDS | P30DIDS | P17DIDS | | R/W | Bit | Name | Description | |-----|--------|---------------------------------------------------------------------------| | n | PnDIDS | ADC Channel Digital Input Disable | | | | 0 = ADC channel n digital input Enabled. | | | | 1 = ADC channel n digital input Disabled. ADC channel n is read always 0. | nuvoTon ### **EIPH – Extensive Interrupt Priority High** | Regiser | Address | Reset Value | |---------|---------------|-------------| | EIPH | F7H, all page | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|-------|------|-------| | PT2H | PSPIH | PFBH | PWDTH | PPWMH | PCAPH | PPIH | PI2CH | | R/W | Bit | Name | Description | | | | |-----|-------|-----------------------------------------|--|--|--| | 7 | PT2H | mer 2 interrupt priority high bit | | | | | 6 | PSPIH | SPI interrupt priority high bit | | | | | 5 | PFBH | ult Brake interrupt priority high bit | | | | | 4 | PWDTH | DT interrupt priority high bit | | | | | 3 | PPWMH | VM interrupt priority high bit | | | | | 2 | PCAPH | put capture interrupt priority high bit | | | | | 1 | PPIH | in interrupt priority high bit | | | | | 0 | PI2CH | C interrupt priority high bit | | | | **Note:** EIPH is used in combination with the EIP to determine the priority of each interrupt source. See <u>Table 6.2-2 Interrupt</u> <u>Priority Level Setting</u> for correct interrupt priority configuration. ### SCON\_1 - Serial Port 1 Control | Regiser | Address | Reset Value | |---------|--------------------------------|-------------| | SCON_1 | F8H, all page, bit addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|-------|-------|-------|------|------| | SM0_1/FE_1 | SM1_1 | SM2_1 | REN_1 | TB8_1 | RB8_1 | TI_1 | RI_1 | | R/W | Bit | Name | Description | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - Dit | Nume | Description . | | 7 | SM0_1/ | Serial port 1 mode select | | | FE_1 | <u>SMOD0_1 (T3CON.6) = 0:</u> | | 6 | SM1_1 | See Table 6.8-2 Serial Port UART1 Mode / baudrate Description for details. | | | OWI = 1 | <u>SMOD0_1 (T3CON.6) = 1:</u> | | | | SM0_1/FE_1 bit is used as frame error (FE) status flag. It is cleared by software. | | | | 0 = Frame error (FE) did not occur. | | | | 1 = Frame error (FE) occurred and detected. | | 5 | SM2_1 | Multiprocessor communication mode enable | | | | The function of this bit is dependent on the serial port 1 mode. | | | | Mode 0: | | | | No effect. | | | | Mode 1: | | | | This bit checks valid stop bit. | | | | 0 = Reception is always valid no matter the logic level of stop bit. | | | | 1 = Reception is valid only when the received stop bit is logic 1 andthe received data matches "Given" or "Broadcast" address. | | | | Mode 2 or 3: | | | | For multiprocessor communication. | | | | 0 = Reception is always valid no matter the logic level of the 9 <sup>th</sup> bit. | | | | 1 = Reception is valid only when the received 9 <sup>th</sup> bit is logic 1 andthe received data matches "Given" or "Broadcast" address. | | 4 | REN_1 | Receiving enable | | | | 0 = Serial port 1 reception Disabled. | | | | 1 = Serial port 1 reception Enabled in Mode 1,2, or 3. In Mode 0, reception is initiated by the | | | | condition REN_1 = 1 and RI_1 = 0. | | 3 | TB8_1 | 9 <sup>th</sup> transmitted bit | | | | This bit defines the state of the 9 <sup>th</sup> transmission bit in serial port 1 Mode 2 or 3. It is not used in Mode 0 or 1. | | 2 | RB8_1 | 9 <sup>th</sup> received bit | | | | The bit identifies the logic level of the 9 <sup>th</sup> received bit in serial port 1 Mode 2 or 3. In Mode 1, RB8_1 is the logic level of the received stop bit. SM2_1 bit as logic 1 has restriction for exception. RB8_1 is not used in Mode 0. | nuvoTon | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TI_1 | Transmission interrupt flag This flag is set by hardware when a data frame has been transmitted by the serial port 1 after the 8 <sup>th</sup> bit in Mode 0 or the last data bit in other modes. When the serial port 1 interrupt is enabled, setting this bit causes the CPU to execute the serial port 1 interrupt service routine. This bit must be cleared manually via software. | | 0 | RI_1 | Receiving interrupt flag This flag is set via hardware when a data frame has been received by the serial port 1 after the 8th bit in Mode 0 or after sampling the stop bit in Mode 1, 2, or 3. SM2_1 bit as logic 1 has restriction for exception. When the serial port 1 interrupt is enabled, setting this bit causes the CPU to execute to the serial port 1 interrupt service routine. This bit must be cleared manually via software. | ### PDTEN - PWM Dead-time Enable | Regiser | Address | Reset Value | | | |---------|-----------------------------|-------------|--|--| | PDTEN | F9H, all page, TA protected | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|----------|---|---------|---------|---------| | - | - | = | PDTCNT.8 | - | PDT45EN | PDT23EN | PDT01EN | | - | - | - | R/W | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | PDTCNT.8 | PWM Dead-Time Counter Bit 8 See PDTCNT register. | | 2 | PDT45EN | PWM0_CH4/ PWM0_CH5 Pair Dead-Time Insertion Enable This bit is valid only when PWM4/5 is under complementary mode. 0 = No delay on GP4/GP5 pair signals. 1 = Insert dead-time delay on the rising edge of GP4/GP5 pair signals. | | 1 | PDT23EN | PWM2/3 Pair Dead-Time Insertion Enable This bit is valid only when PWM0_CH2/ PWM_CH3 is under complementary mode. 0 = No delay on GP2/GP3 pair signals. 1 = Insert dead-time delay on the rising edge of GP2/GP3 pair signals. | | 0 | PDT01EN | PWM0_CH0/ PWM0_CH1 Pair Dead-Time Insertion Enable This bit is valid only when PWM0/1 is under complementary mode. 0 = No delay on GP0/GP1 pair signals. 1 = Insert dead-time delay on the rising edge of GP0/GP1 pair signals. | ### PDTCNT - PWM Dead-time Counter nuvoTon | Regiser | Address | Reset Value | | | |---------|-----------------------------|-------------|--|--| | PDTCNT | FAH, all page, TA protected | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|-------------|---|---|---|---|---|---|--| | | PDTCNT[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | PDTCNT[7:0] | PWM Dead-Time Counter Low Byte | | | | This 8-bit field combined with PDTEN.4 forms a 9-bit PWM dead-time counter PDTCNT. This counter is valid only when PWM is under complementary mode and the correspond PDTEN bit for PWM pair is set. | | | | $PWM dead-time = \frac{PDTCNT+1}{F_{SYS}}.$ | | | | Note that user should not modify PDTCNT during PWM run time. | ### PMEN - PWM Mask Enable | Regiser | Address | Reset Value | | | |---------|---------------|-------------|--|--| | PMEN | FBH, all page | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|-------|-------|-------|-------|-------| | - | - | PMEN5 | PMEN4 | PMEN3 | PMEN2 | PMEN1 | PMEN0 | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------| | n | | PWMn Mask Enable 0 = PWMn signal outputs from its PWM generator. 1 = PWMn signal is masked by PMDn. | ### PMD - PWM Mask Data | Regiser | Address | Reset Value | | | |---------|---------------|-------------|--|--| | PMD | FCH, all page | 0000_0000ь | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|------|------|------|------|------|------| | - | - | PMD5 | PMD4 | PMD3 | PMD2 | PMD1 | PMD0 | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | n | | PWMn Mask Data The PWMn signal outputs mask data once its corresponding PMENn is set. 0 = PWMn signal is masked by 0. 1 = PWMn signal is masked by 1. | # **PORDIS – POR Disable (TA Protected)** | Regiser | Address | Reset Value | | | |---------|-----------------------------|-------------|--|--| | PORDIS | FDH, all page, TA protected | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|-------------|---|---|---|---|---|---|--| | | PORDIS[7:0] | | | | | | | | | w | | | | | | | | | | Bit | Name | Description | |-----|-------------|---------------------------------------------------------------------------------------------------------------| | 7:0 | PORDIS[7:0] | POR Disable To first writing 5AH to the PORDIS and immediately followed by a writing of A5H will disable POR. | ### **EIP1 – Extensive Interrupt Priority 1** | Regiser | Address | Reset Value | | | |---------|-------------|-------------|--|--| | EIP1 | FEH, page 0 | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|-----|------| | - | - | - | - | - | PWKT | PT3 | PS_1 | | - | - | = | - | - | R/W | R/W | R/W | | Bit | Name | Description | | | | |-----|------|------------------------------------------|--|--|--| | 2 | PWKT | WKT interrupt priority low bit | | | | | 1 | PT3 | mer 3 interrupt priority low bit | | | | | 0 | PS_1 | Serial port 1 interrupt priority low bit | | | | **Note:** EIP1 is used in combination with the EIPH1 to determine the priority of each interrupt source. See <u>Table 6.2-2 Interrupt</u> <u>Priority Level Setting</u> for correct interrupt priority configuration. ### **EIPH1 – Extensive Interrupt Priority High 1** | Regiser | Address | Reset Value | | | |---------|-------------|-------------|--|--| | EIPH1 | FFH, page 0 | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-------|------|-------| | - | - | - | - | - | PWKTH | РТ3Н | PSH_1 | | - | - | = | - | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|-------|-------------------------------------------| | 2 | PWKTH | WKT interrupt priority high bit | | 1 | РТ3Н | Timer 3 interrupt priority high bit | | 0 | PSH_1 | Serial port 1 interrupt priority high bit | **Note:** EIPH1 is used in combination with the EIP1 to determine the priority of each interrupt source. See <u>Table 6.2-2 Interrupt</u> <u>Priority Level Setting</u> for correct interrupt priority configuration. #### 6.2 System Manager #### 6.2.1 Clock System The MS51 has a wide variety of clock sources and selection features that allow it to be used in a wide range of applications while maximizing performance and minimizing power consumption. The MS51 provides three options of the system clock sources including internal oscillator, or external clock from XIN pin via software. The MS51 is embedded with two internal oscillators: one 10 kHz low-speed and one 16 MHz high-speed, which is factory trimmed to $\pm 2\%$ under all conditions. A clock divider CKDIV is also available on MS51 for adjustment of the flexibility between power consumption and operating performance. Figure 6.2-1 Clock System Block Diagram #### 6.2.1.1 System Clock Sources There are a total of three system clock sources selectable in the MS51 including high-speed internal oscillator, low-speed internal oscillator and external clock input. Each of them can be the system clock source in the MS51. Different active system clock sources also affect multi-function of P3.0/Xin. #### 6.2.1.2 Internal Oscillators There are two internal oscillators in the MS51 – one high-speed internal oscillator (HIRC) 16 MHz or 24MHz selectable base on HIRC24 (RCTRIM1.4) define. And one 10 kHz low-speed (LIRC). Both of them can be selected as the system clock. HIRC can be enabled by setting HIRCEN (CKEN.5). LIRC is enabled after device is powered up. User can set OSC[1:0] (CKSWT [2:1]) as [1,1] to select the HIRC as the system clock. By setting OSC[1:0] as [1,0], LIRC will be selected as the system clock. Note that after the MS51 is powered, HIRC and LIRC will be both enabled and HIRC is default selected as the system clock source. While using internal oscillators, Xin automatically switch as one general purpose I/O P3.0 to expend the number of general purpose I/O. The I/O output mode of P3.0 can be selected by configuring P3M1 and P3M2 registers. Since HIRC value defined by a 9-bit data, user can adjust SFR to modify HIRC value, each bit of this value is about modify 40KHz. Decrease this value will cause HIRC more quick and add one means HIRC speed slower about 40KHz. Following shows two Byte combine the 9-bit internal RC trim value. And HIRC 24MHz define bit. RCTRIMO -High Speed Internal Oscillator 16 MHz Trim 0 (TA Protected) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---| | HIRCTRIM[8:1] | | | | | | | | | R/W | | | | | | | | Address: 84H Reset value: 16 MHz HIRC value #### RCTRIM1 -High Speed Internal Oscillator 16 MHz Trim 1 (TA Protected) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|--------|---|---|---|------------| | - | - | = | HIRC24 | - | - | - | HIRCTRIM.0 | | - | - | - | R/W | - | - | - | R/W | Address: 85H Reset value: 16 MHz HIRC value Note: since defaut RCTRIM0 and RCTRIM1 value is base on 16MHz, if base on this value then modify HIRC24(RCTIM1.4) to enable 24MHz HIRC mode, the real HIRC deviation will more than 1%. Suggest reload the 24MHz HIRC value from after UID, and check value bit 4 to confirm this value is suit for 24MHz application. #### 6.2.1.3 System Clock Switching The MS51 supports clock source switching on-the-fly by controlling CKSWT and CKEN registers via software. It provides a wide flexibility in application. Note that these SFRs are writing TA protected for precaution. With this clock source control, the clock source can be switched between the external clock source and the internal oscillator, even between the high and low-speed internal oscillator. However, during clock source switching, the device requires some amount of warm-up period for an original disabled clock source. Therefore, use should follow steps below to ensure a complete clock source switching. User can enable the target clock source by writing proper value into CKEN register, wait for the clock source stable by polling its status bit in CKSWT register, and switch to the target clock source by changing OSC[1:0] (CKSWT[2:1]). After these step, the clock source switching is successful and then user can also disable the original clock source if power consumption is concerned. Note that if not following the steps above, the hardware will take certain actions to deal with such illegal operations as follows. - 1. If user tries to disable the current clock source by changing CKEN value, the device will ignore this action. The system clock will remain the original one and CKEN will remain the original value. - 2. If user tries to switch the system clock source to a disabled one by changing OSC[1:0] value, OSC[1:0] value will be updated right away. But the system clock will remain the original one and CKSWTF flag will be set by hardware. - 3. Once user switches the system clock source to an enabled but still instable one, the hardware will wait for stabilization of the target clock source and then switch to it in the background. During this waiting period, the device will continue executing the program with the original clock source and CKSWTF will be set as 1. After the stable flag of the target clock source (see CKSWT[7:3]) is set and the clock source switches successfully, CKSWTF will be cleared as 0 automatically by hardware. # CKSWT - Clock Switch (TA Protected) | Regiser | Address | Reset Value | |---------|------------------------------|-------------| | CKSWT | 96H, all pages, TA protected | 0011_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|--------|---|--------|-----|-------|---| | - | - | HIRCST | - | ECLKST | osc | [1:0] | = | | - | - | R | - | R | V | V | - | | Bit | Name | Description | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | - | Reserved | | 5 | HIRCST | High-Speed Internal Oscillator 16 MHz Status 0 = High-speed internal oscillator is not stable or disabled. 1 = High-speed internal oscillator is enabled and stable. | | 4 | - | Reserved | | 3 | ECLKST | External Clock Input Status 0 = External clock input is not stable or disabled. 1 = External clock input is enabled and stable. | | 2:1 | OSC[1:0] | Oscillator Selection Bits This field selects the system clock source. 00 = Internal 16 MHz oscillator. 01 = External clock source according to EXTEN[1:0] (CKEN[7:6]) setting. 10 = Internal 10 kHz oscillator. 11 = Reserved. Note that this field is write only. The read back value of this field may not correspond to the present system clock source. | #### **CKEN - Clock Enable** | Regiser | Address | Reset Value | |---------|------------------------------|-------------| | CKEN | 97H, all pages, TA protected | 0011_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|---|---|---|---|--------| | EXTE | N[1:0] | HIRCEN | - | - | - | - | CKSWTF | | R/ | W | R/W | - | - | - | - | R | | Bit | Name | Description | |-----|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | EXTEN[1:0] | External Clock Source Enable | | | | 11 = External clock input via XIN Enabled. | | | | Others = external clock input is disable. P30 work as general purpose I/O. | | 5 | HIRCEN | High-Speed Internal Oscillator 16 MHz Enable | | | | 0 = The high-speed internal oscillator Disabled. | | | | 1 = The high-speed internal oscillator Enabled. | | | | Note that once IAP is enabled by setting IAPEN (CHPCON.0), the high-speed internal 16 MHz oscillator will be enabled automatically. The hardware will also set HIRCEN and HIRCST bits. After IAPEN is cleared, HIRCEN and EHRCST resume the original values. | | 4:1 | - | Reserved | | 0 | CKSWTF | Clock Switch Fault Flag | | | | 0 = The previous system clock source switch was successful. | | | | User tried to switch to an instable or disabled clock source at the previous system clock source switch. If switching to an instable clock source, this bit remains 1 until the clock source is stable and switching is successful. | ### 6.2.1.4 System Clock Divider The oscillator frequency ( $F_{OSC}$ ) can be divided down, by an integer, up to 1/510 by configuring a dividing register, CKDIV, to provide the system clock ( $F_{SYS}$ ). This feature makes it possible to temporarily run the MCU at a lower rate, reducing power consumption. By dividing the clock, the MCU can retain the ability to respond to events other than those that can cause interrupts (i.e. events that allow exiting the Idle mode) by executing its normal program at a lower rate. This can often result in lower power consumption than in Idle mode. This can allow bypassing the oscillator start-up time in cases where Power-down mode would otherwise be used. The value of CKDIV may be changed by the program at any time without interrupting code execution. ### CKDIV - Clock Divider | Regiser | Address | Reset Value | |---------|----------------|-------------| | CKDIV | 95H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------------|---|---|---|---|---|---| | | CKDIV[7:0] | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | | Clock Divider The system clock frequency FSYS follows the equation below according to CKDIV value. $F_{SYS} = F_{OSC}, \text{ while CKDIV} = 00\text{H, and}$ $F_{SYS} = \frac{F_{OSC}}{2 \times \text{CKDIV}}, \text{ while CKDIV} = 01\text{H to FFH.}$ | #### 6.2.1.5 System Clock Output nuvoton The MS51 provides a CLO pin (P1.1) that outputs the system clock. Its frequency is the same as F<sub>SYS</sub>. The output enable bit is CLOEN (CKCON.1). CLO output stops when device is put in its Power-down mode because the system clock is turned off. Note that when noise problem or power consumption is important issue, user had better not enable CLO output. #### **CKCON - Clock Control** | Regiser | Address | Reset Value | |---------|----------------|-------------| | CKCON | 8EH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|---|-----|-----|---|-------|---| | - | PWMCKS | - | T1M | TOM | - | CLOEN | - | | - | R/W | - | R/W | R/W | - | R/W | - | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------| | 1 | | System Clock Output Enable 0 = System clock output Disabled. 1 = System clock output Enabled from CLO pin (P1.1). | #### 6.2.2 Power Management The MS51 has several features that help user to control the power consumption of the device. The power reduced feature has two option modes: Idle mode and Power-down mode, to save the power consumption. For a stable current consumption, the state and mode of each pin should be taken care of. The minimum power consumption can be attained by giving the pin state just the same as the external pulls for example output 1 if pull-high is used or output 0 if pull-low. If the I/O pin is floating, user is recommended to leave it as quasi-bidirectional mode. If P2.0 is configured as a input-only pin, it should have an external pull-up or pull-low, or enable its internal pull-up by setting P20UP (P2S.7). #### 6.2.2.1 Idle Mode Idle mode suspends CPU processing by holding the Program Counter. No program code are fetched and run in Idle mode. It forces the CPU state to be frozen. The Program Counter (PC), Stack Pointer (SP), Program Status Word (PSW), Accumulator (ACC), and the other registers hold their contents during Idle mode. The port pins hold the logical states they had at the time Idle was activated. Generally, it saves considerable power of typical half of the full operating power. Since the clock provided for peripheral function logic circuit like timer or serial port still remain in Idle mode, the CPU can be released from the Idle mode with any of enabled interrupt sources. User can put the device into Idle mode by writing 1 to the bit IDL (PCON.0). The instruction that sets the IDL bit is the last instruction that will be executed before the device enters Idle mode. The Idle mode can be terminated in two ways. First, as mentioned, any enabled interrupt will cause an exit. It will automatically clear the IDL bit, terminate Idle mode, and the interrupt service routine (ISR) will be executed. After using the RETI instruction to jump out of the ISR, execution of the program will be the one following the instruction, which put the CPU into Idle mode. The second way to terminate Idle mode is with any reset other than software reset. Remember that if Watchdog reset is used to exit Idle mode, the WIDPD (WDCON.4) needs to be set 1 to let WDT keep running in Idle mode. #### 6.2.2.2 Power-Down Mode Power-down mode is the lowest power state that the MS51 can enter. It remain the power consumption as A "Ma" level by stopping the system clock source. Both of CPU and peripheral functions like Timers or UART are frozen. Flash memory is put into its stop mode. All activity is completely stopped and the power consumption is reduced to the lowest possible value. The device can be put into Power-down mode by writing 1 to bit PD (PCON.1). The instruction that does this action will be the last instruction to be executed before the device enters Power-down mode. In the Power-down mode, RAM maintains its content. The port pins output the values held by their own state before Power-down respectively. There are several ways to exit the MS51 from the Power-down mode. The first is with all resets except software reset. Brown-out reset will also wake up CPU from Power-down mode. Be sure that brown-out detection is enabled before the system enters Power-down. However, for least power consumption, it is recommended to enable low power BOD in Power-down mode. Of course the external pin reset and power-on reset will remove the Power-down status. After the external reset or power-on reset. The CPU is initialized and start executing program code from the beginning. The second way to wake the MS51 up from the Power-down mode is by an enabled external interrupt. The trigger on the external pin will asynchronously restart the system clock. After oscillator is stable, the device executes the interrupt service routine (ISR) for the corresponding external interrupt. After the ISR is completed, the program execution returns to the instruction after the one, which puts the device into Power-down mode and continues. Interrupts that allows to wake up CPU from Power-down mode includes external interrupt $\overline{\text{INT0}}$ and $\overline{\text{INT1}}$ , pin interrupt, WDT interrupt, WKT interrupt, and brown-out interrupt. #### **PCON - Power Control** | Regiser | Address | Reset Value | |---------|----------------|--------------------------------------| | PCON | 87H, all pages | POR, 0001_0000b<br>Others,000U_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|---|-----|-----|-----|-----|-----| | SMOD | SMOD0 | - | POF | GF1 | GF0 | PD | IDL | | R/W | R/W | - | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PD | Power-Down Mode | | | | Setting this bit puts CPU into Power-down mode. Under this mode, both CPU and peripheral clocks stop and Program Counter (PC) suspends. It provides the lowest power consumption. After CPU is woken up from Power-down, this bit will be automatically cleared via hardware and the program continue executing the interrupt service routine (ISR) of the very interrupt source that woke the system up before. After return from the ISR, the device continues execution at the instruction, which follows the instruction that put the system into Power-down mode. | | | | Note that If IDL bit and PD bit are set simultaneously, CPU will enter Power-down mode. Then it does not go to Idle mode after exiting Power-down. | | 0 | IDL | Idle Mode | | | | Setting this bit puts CPU into Idle mode. Under this mode, the CPU clock stops and Program Counter (PC) suspends but all peripherals keep activated. After CPU is woken up from Idle, this bit will be automatically cleared via hardware and the program continue executing the ISR of the very interrupt source that woke the system up before. After return from the ISR, the device continues execution at the instruction which follows the instruction that put the system into Idle mode. | #### 6.2.3 Reset System To prevent incorrect execution during power up and power drop, The MS51 provide three power monitor functions, power-on detection and brown-out detection. The MS51 has several options to place device in reset condition. It also offers the software flags to indicate the source, which causes a reset. In general, most SFR go to their Reset value irrespective of the reset condition, but there are several reset source indicating flags whose state depends on the source of reset. User can read back these flags to determine the cause of reset using software. There are five ways of putting the device into reset state. They are power-on reset, brown-out reset, external reset, WDT reset, and software reset. The system reset can be issued by one of the events listed below. These reset event flags can be read from several register to determine the reset source. Hardware reset sources are from peripheral signals. Software reset can trigger reset through setting control registers. - Hardware Reset Sources - Power-on Reset (POR) - Low level on the nRESET pin - Watchdog Time-out Reset (WDT Reset) - Low Voltage Reset (LVR) - Brown-out Detector Reset (BOD Reset) - Software Reset Sources CHIP Reset will reset whole chip by writing 1 to SWRST (CHPCON) nuvoton Figure 6.2-2 Power on and Reset timing #### 6.2.3.1 Power-On Reset and Low Voltage Reset The MS51 incorporates an internal power-on reset (POR) and a low voltage reset (LVR). During a power-on process of rising power supply voltage V<sub>DD</sub>, the POR or LVR will hold the MCU in reset mode when V<sub>DD</sub> is lower than the voltage reference thresholds. This design makes CPU not access program flash while the V<sub>DD</sub> is not adequate performing the flash reading. If an undetermined operating code is read from the program flash and executed, this will put CPU and even the whole system in to an erroneous state. After a while, VDD rises above the threshold where the system can work, the selected oscillator will start and then program code will execute from 0000H. At the same time, a power-on flag POF (PCON.4) will be set 1 to indicate a cold reset, a power-on process complete. Note that the contents of internal RAM will be undetermined after a power-on. It is recommended that user gives initial values for the RAM block. The POF is recommended to be cleared to 0 via software to check if a cold reset or warm reset performed after the next reset occurs. If a cold reset caused by power off and on, POF will be set 1 again. If the reset is a warm reset caused by other reset sources, POF will remain 0. User may take a different course to check other reset flags and deal with the warm reset event. For detailed electrical characteristics. #### **PCON - Power Control** | Regiser | Address | Reset Value | |---------|----------------|--------------------------------------| | PCON | 87H, all pages | POR, 0001_0000b<br>Others,000U_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-----|-----|-----|-----|-----|-----| | SMOD | SMOD0 | LPR | POF | GF1 | GF0 | PD | IDL | | R/W | R/W | RW | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | POF | Power-on Reset Flag This bit will be set as 1 after a power-on reset. It indicates a cold reset, a power-on reset complete. This bit remains its value after any other resets. This flag is recommended to be cleared via software. | #### 6.2.3.2 Brown-Out Detect and Reset The brown-out detection circuit is used for monitoring the $V_{DD}$ level during execution. When $V_{DD}$ drops to the selected brown-out trigger level ( $V_{BOD}$ ), the brown-out detection logic will reset the MCU if BORST (BODCON0.2) setting 1. After a brown-out reset, BORF (BODCON0.1) will be set as 1 via hardware. BORF will not be altered by any reset other than a power-on reset or brown-out reset itself. This bit can be set or cleared by software. nuvoton | E | | | |--------------|----|----| | ≦ | | | | | r | | | | 4 | | | $\mathbb{Q}$ | ij | | | | | | | | | | | | | | | 0 | IJ | | | E | | | | | u | | | | ī | | | | Č | | | | | | | П | ī | | | | | | | 7 | 'n | | | | | | | | | | | | | | | ī | ī | | | | Ц | | | d | | | | S | É | 4 | | | ı | | | Ξ | ï | | | P | S | | | | | | | 2 | | | | | | | | g | | | | P, | | | | f | | | | | | | | - | | | | Р. | IJ | | | | | | | | | | | | i | | | | | | | | ī | | | | | | | 7 | 1 | | | 4 | Ŀ | 4 | | П | ı | | | | ä | ۲ | | 2 | 2 | | | Ė | j | d | | | | D) | | 럳 | | | | | | | | | | | | F | | | | ĸ | | | | | 3 | | | | | | | | 7 | | | | 4 | | | | | | | | | | | ī | 3 | | | 림 | | | | ī | | | | | | | | | | | | | | | | | | | | | | | | Regiser | Address | Reset Value | |---------|-----------------------------|--------------------------------------------------------| | BODCON0 | A3H, all pages,TA protected | POR,CCCC_XC0Xb<br>BOD, UUUU_XU1Xb<br>Others,UUUU_XUUXb | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----------|---|---|-----|-------|------|-----| | BODEN | BOV[2:0] | | | BOF | BORST | BORF | BOS | | R/W | R/W | | | R/W | R/W | R/W | R | | Bit | Name | Description | | | | |-----|------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 1 | | Brown-Out Reset Flag | | | | | | | When the MCU is reset by brown-out event, this bit will be set via hardware. This flag is ecommended to be cleared via software. | | | | #### 6.2.3.3 External Reset and Hard Fault Reset The external reset pin nRESET is an input with a Schmitt trigger. An external reset is accomplished by holding the nRESET pin low for at least 24 system clock cycles to ensure detection of a valid hardware reset signal. The reset circuitry then synchronously applies the internal reset signal. Thus, the reset is a synchronous operation and requires the clock to be running to cause an external reset. Once the device is in reset condition, it will remain as long as nRESET pin is low. After the nRESET high is removed, the MCU will exit the reset state and begin code executing from address 0000H. If an external reset applies while CPU is in Power-down mode, the way to trigger a hardware reset is slightly different. Since the Power-down mode stops system clock, the reset signal will asynchronously cause the system clock resuming. After the system clock is stable, MCU will enter the reset state. There is a RSTPINF (AUXR0.6) flag, which indicates an external reset took place. After the external reset, this bit will be set as 1 via hardware. RSTPINF will not change after any reset other than a power-on reset or the external reset itself. This bit can be cleared via software. Hard Fault reset will occur if CPU fetches instruction address over flash size, HardF (AUXR0.5) flag will be set via hardware. HardF will not change after any reset other than a power-on reset or the external reset itself. This bit can be cleared via software. If MCU run in OCD debug mode and OCDEN = 0, hard fault reset will be disabled. Only HardF flag be asserted. #### **AUXR1 – Auxiliary Register 1** | Regiser | Address | Reset Value | | |---------|----------------|--------------------------------------------------------------------------------------|--| | AUXR1 | A2H, all pages | POR 0000_0000b,<br>Software 1U00_0000b<br>nRESET pin U100_0000b<br>Others UUU0_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|-------|----------|-----|---|---|-----| | SWRF | RSTPINF | HardF | HardFInt | GF2 | - | 0 | DPS | | R/W | R/W | R/W | R/W | R/W | - | R | R/W | | Bit | Name | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | RSTPINF | External Reset Flag When the MCU is reset by the external reset, this bit will be set via hardware. It is recommended that the flag be cleared via software. | | 5 | HardF | Hard Fault Reset Flag | | | | Once CPU fetches instruction address over flash size while EHFI (EIE1.4)=0, MCU will reset and this bit will be set via hardware. It is recommended that the flag be cleared via software. | | | | <b>Note:</b> If MCU run in OCD debug mode and OCDEN = 0, Hard fault reset will disable. Only HardF flag be asserted. | #### 6.2.3.4 Watchdog Timer Reset The WDT is a free running timer with programmable time-out intervals and a dedicated internal clock source. User can clear the WDT at any time, causing it to restart the counter. When the selected time-out occurs but no software response taking place for a while, the WDT will reset the system directly and CPU will begin execution from 0000H. Once a reset due to WDT occurs, the WDT reset flag WDTRF (WDCON.3) will be set. This bit keeps unchanged after any reset other than a power-on reset or WDT reset itself. User can clear WDTRF via software. #### **WDCON - Watchdog Timer Control** | Regiser | Address | Reset Value | | | |---------|------------------------------|-------------------------------------------------------|--|--| | WDCON | AAH, all pages, TA protected | POR 0000_0111b<br>WDT 0000_1UUUb<br>Others 0000_UUUUb | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|---|-----------|---| | WDTR | WDCLR | WDTF | WIDPD | WDTRF | | WDPS[2:0] | | | R/W | R/W | R/W | R/W | R/W | | R/W | | | Bit | Name | Description | | | | |-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 3 | WDTRF | WDT Reset Flag | | | | | | | When the CPU is reset by WDT time-out event, this bit will be set via hardware. This flag is recommended to be cleared via software after reset. | | | | #### 6.2.3.5 Software Reset The MS51 provides a software reset, which allows the software to reset the whole system just similar to an external reset, initializing the MCU as it reset state. The software reset is quite useful in the end of an ISP progress. For example, if an ISP of Boot Code updating User Code finishes, a software reset can be asserted to re-boot CPU to execute new User Code immediately. Writing 1 to SWRST (CHPCON.7) will trigger a software reset. Note that this bit is writing TA protection. The instruction that sets the SWRST bit is the last instruction that will be executed before the device reset. See demo code below. If a software reset occurs, SWRF (AUXR0.7) will be automatically set by hardware. User can check it as the reset source indicator. SWRF keeps unchanged after any reset other than a power-on reset or software reset itself. SWRF can be cleared via software. # **CHPCON - Chip Control** | Regiser | Address | Reset Value | |---------|-----------------------------|-------------------------------------------| | CHPCON | 9FH, all pages,TA protected | Software: 0000_00U0b<br>Others 0000_00C0b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|---|---|---|---|-----|-------| | SWRST | IAPFF | - | - | - | - | BS | IAPEN | | W | R/W | - | - | - | - | R/W | R/W | | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | Software Reset To set this bit as logic 1 will cause a software reset. It will automatically be cleared via hardware after reset is finished. | AUXR1 - Auxiliary Register 1 | Regiser | Address | Reset Value | |---------|----------------|--------------------------------------------------------------------------------------| | AUXR1 | A2H, all pages | POR 0000_0000b,<br>Software 1U00_0000b<br>nRESET pin U100_0000b<br>Others UUU0_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|-------|---|-----|---------|---|-----| | SWRF | RSTPINF | HardF | - | GF2 | UART0PX | 0 | DPS | | R/W | R/W | R/W | - | R/W | R/W | R | R/W | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | SWRF | Software Reset Flag | | | | When the MCU is reset via software reset, this bit will be set via hardware. It is recommended that the flag be cleared via software. | #### 6.2.3.6 Boot Select Figure 6.2-3 Boot Selecting Diagram The MS51 provides user a flexible boot selection for variant application. The SFR bit BS in CHPCON.1 determines MCU booting from APROM or LDROM after any source of reset. If reset occurs and BS is 0, MCU will reboot from address 0000H of APROM. Else, the CPU will reboot from address 0000H of LDROM. Note that BS is loaded from the inverted value of CBS bit in CONFIG0.7 after all resets except software reset. **Note**: After the MCU is released from reset state, the hardware will always check the BS bit instead of the CBS bit to determine from which block that the device reboots. # CONFIG0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|--------|-------|---|---|------|---| | CBS | - | OCDPWM | OCDEN | - | - | LOCK | - | | R/W | - | R/W | R/W | - | - | R/W | - | Factory default value: 1111 1111b | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CBS | CONFIG Boot Select This bit defines from which block that MCU re-boots after resets except software reset. 1 = MCU will re-boot from APROM after resets except software reset. 0 = MCU will re-boot from LDROM after resets except software reset. | ### **CHPCON - Chip Control** nuvoton | Regiser | Address | Reset Value | | |---------|-----------------------------|-------------------------------------------|--| | CHPCON | 9FH, all pages,TA protected | Software: 0000_00U0b<br>Others 0000_00C0b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|---|---|---|---|-------------------|-------| | SWRST | IAPFF | - | - | - | - | BS <sup>[1]</sup> | IAPEN | | W | R/W | - | - | - | - | R/W | R/W | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BS | Boot Select This bit defines from which block that MCU re-boots after all resets. 0 = MCU will re-boot from APROM after all resets. 1 = MCU will re-boot from LDROM after all resets. | Note: BS is initialized by being loaded from the inverted value of CBS bit in CONFIG0.7 after resets except software reset. It keeps unchanged after software reset. #### 6.2.3.7 Reset State The reset state besides power-on reset does not affect the on-chip RAM. The data in the RAM will be preserved during the reset. After the power-on reset the RAM contents will be indeterminate. After a reset, most of SFR go to their initial values except bits, which are affected by different reset events.. The Program Counter is forced to 0000H and held as long as the reset condition is applied. Note that the Stack Pointer is also reset to 07H and thus the stack contents may be effectively lost during the reset event even though the RAM contents are not altered. After a reset, all peripherals and interrupts are disabled. The I/O port latches resumes FFH and I/O mode input-only. #### 6.2.4 Interrupt System The purpose of the interrupt is to make the software deal with unscheduled or asynchronous events. The MS51 has a four-priority-level interrupt structure with 30 interrupt sources. Each of the interrupt sources has an individual priority setting bits, interrupt vector and enable bit. In addition, the interrupts can be globally enabled or disabled. When an interrupt occurs, the CPU is expected to service the interrupt. This service is specified as an Interrupt Service Routine (ISR). The ISR resides at a predetermined address as shown in Table 6.2-1 Interrupt Vectors. When the interrupt occurs if enabled, the CPU will vector to the respective location depending on interrupt source, execute the code at this location, stay in an interrupt service state until the ISR is done. Once an ISR has begun, it can be interrupted only by a higher priority interrupt. The ISR should be terminated by a return from interrupt instruction RETI. This instruction will force the CPU return to the instruction that would have been next when the interrupt occurred. | Source | Vector<br>Addess | Vector<br>Number | Source | Vector<br>Address | Vector<br>Number | |----------------------|------------------|------------------|-------------------------|-------------------|------------------| | Reset | 0000H | - | SPI interrupt | 004BH | 9 | | External interrupt 0 | 0003H | 0 | WDT interrupt | 0053H | 10 | | Timer 0 overflow | 000BH | 1 | ADC interrupt | 005BH | 11 | | External interrupt 1 | 0013H | 2 | Input capture interrupt | 0063H | 12 | | Timer 1 overflow | 001BH | 3 | PWM interrupt | 006BH | 13 | |---------------------------------------------|-------|---|------------------------------|-------|----| | Serial port 0 interrupt | 0023H | 4 | Fault Brake interrupt | 0073H | 14 | | Timer 2 event | 002BH | 5 | Serial port 1 interrupt | 007BH | 15 | | I <sup>2</sup> C status/timer-out interrupt | 0033H | 6 | Timer 3 overflow | 0083H | 16 | | Pin interrupt | 003BH | 7 | Self Wake-up Timer interrupt | 008BH | 17 | | Brown-out detection interrupt | 0043H | 8 | | | | Table 6.2-1 Interrupt Vectors ### 6.2.4.1 Enabling Interrupts Each of individual interrupt sources can be enabled or disabled through the use of an associated interrupt enable bit in the IE and EIEO SFR. There is also a global enable bit EA bit (IE.7), which can be cleared to disable all the interrupts at once. It is set to enable all individually enabled interrupts. Setting the EA bit to logic 0 disables all interrupt sources regardless of the individual interrupt-enable settings. Note that interrupts which occur when the EA bit is set to logic 0 will be held in a pending state, and will not be serviced until the EA bit is set back to logic 1. All interrupt flags that generate interrupts can also be set via software. Thereby software initiated interrupts can be generated. Note that every interrupts, if enabled, is generated by a setting as logic 1 of its interrupt flag no matter by hardware or software. User should take care of each interrupt flag in its own interrupt service routine (ISR). Most of interrupt flags should be cleared by writing it as logic 0 via software to avoid recursive interrupt requests. # 6.2.4.2 Interrupt Priorities There are four priority levels for all interrupts. They are level highest, high, low, and lowest; and they are represented by level 3, level 2, level 1, and level 0. The interrupt sources can be individually set to one of four priority levels by setting their own priority bits. Table 6.2-2 lists four priority setting. Naturally, a low level priority interrupt can itself be interrupted by a high level priority interrupt, but not by any same level interrupt or lower level. In addition, there exists a pre-defined natural priority among the interrupts themselves. The natural priority comes into play when the interrupt controller has to resolve simultaneous requests having the same priority level. In case of multiple interrupts, the following rules apply: - 1. While a low priority interrupt handler is running, if a high priority interrupt arrives, the handler will be interrupted and the high priority handler will run. When the high priority handler does "RETI", the low priority handler will resume. When this handler does "RETI", control is passed back to the main program. - 2. If a high priority interrupt is running, it cannot be interrupted by any other source even if it is a high priority interrupt which is higher in natural priority. - 3. A low-priority interrupt handler will be invoked only if no other interrupt is already executing. Again, the low priority interrupt cannot preempt another low priority interrupt, even if the later one is higher in natural priority. - 4. If two interrupts occur at the same time, the interrupt with higher priority will execute first. If both interrupts are of the same priority, the interrupt which is higher in natural priority will be executed first. This is the only context in which the natural priority matters. This natural priority is defined as shown on Table 6.2-2 Interrupt Priority Level Setting . It also summarizes the interrupt sources, flag bits, vector addresses, enable bits, priority bits, natural priority and the permission to wake up the CPU from Power-down mode. For details of waking CPU up from Power-down mode, please see Section 6.2.2.2 "Power-Down Mode" | Interrupt Priori | Interrupt Priority Level | | | | | |--------------------|------------------------------------|--|--|--|--| | IPH / EIPH / EIPH1 | IPH / EIPH / EIPH1 IP / EIP / EIP2 | | | | | | 0 | 0 | Level 0 (lowest) | |---|---|-------------------| | 0 | 1 | Level 1 | | 1 | 0 | Level 2 | | 1 | 1 | Level 3 (highest) | Table 6.2-2 Interrupt Priority Level Setting | Interrupt Source | Vector<br>Address | Interrupt Flag(S) | Enable Bit | Natural<br>Priority | Priority Control<br>Bits | Power-Down<br>Wake-Up | |----------------------|-------------------|-------------------------------------------------------|-------------------|---------------------|--------------------------|-----------------------| | Reset | 0000H | - | Always<br>Enabled | Highest | - | Yes | | External interrupt 0 | 0003H | IE0[1] | EX0 | 1 | PX0, PX0H | Yes | | Brown-out | 0043H | BOF (BODCON0.3) | EBOD | 2 | PBOD, PBODH | Yes | | Watchdog Timer | 0053H | WDTF (WDCON.5) | EWDT | 3 | PWDT, PWDTH | Yes | | Timer 0 | 000BH | TF0[2] | ET0 | 4 | PT0, PT0H | No | | I2C status/time-out | 0033h | SI + I2TOF (I2TOC.0) | EI2C | 5 | PI2C, PI2CH | No | | ADC | 005Bh | ADCF | EADC | 6 | PADC, PADCH | No | | External interrupt 1 | 0013H | IE1[1] | EX1 | 7 | PX1, PX1H | Yes | | Pin interrupt | 003BH | PIF0 to PIF7 (PIF)[3] | EPI | 8 | PPI, PPIH | Yes | | Timer 1 | 001BH | TF1[2] | ET1 | 9 | PT1, PT1H | No | | Serial port 0 | 0023H | RI + TI | ES | 10 | PS, PSH | No | | Fault Brake event | 0073h | FBF (FBD.7) | EFB | 11 | PFB, PFBH | No | | SPI | 004Bh | SPIF (SPSR.7) +<br>MODF (SPSR.4) +<br>SPIOVF (SPSR.5) | ESPI | 12 | PSPI, PSPIH | No | | Timer 2 | 002BH | TF2[2] | ET2 | 13 | PT2, PT2H | No | | Input capture | 0063H | CAPF[2:0]<br>(CAPCON0[2:0]) | ECAP | 14 | PCAP, PCAPH | No | | PWM interrupt | 006BH | PWMF | EPWM | 15 | PPWM, PPWMH | No | | Serial port 1 | 007BH | RI_1 + TI_1 | ES_1 | 16 | PS_1, PSH_1 | No | | Timer 3 | 0083H | TF3[2] (T3CON.4) | ET3 | 17 | PT3, PT3H | No | | Self Wake-up Timer | 008BH | WKTF (WKCON.4) | EWKT | 18 | PWKT, PWKTH | Yes | #### Note: NUVOTOR - 1. While the external interrupt pin is set as edge triggered (Itx = 1), its own flag lex will be automatically cleared if the interrupt service routine (ISR) is executed. While as level triggered (Itx = 0), lex follows the inverse of respective pin state. It is not controlled via software. - 2. TF0, TF1, or TF3 is automatically cleared if the interrupt service routine (ISR) is executed. On the contrary, be aware that TF2 is not. - 3. If level triggered is selected for pin interrupt channel n, PIFn flag reflects the respective channel state. It is not controlled via software. Table 6.2-3 Characteristics of Each Interrupt Source #### 6.2.4.3 Interrupt Service The interrupt flags are sampled every system clock cycle. In the same cycle, the sampled interrupts are polled and their priority is resolved. If certain conditions are met then the hardware will execute an internally generated LCALL instruction, which will vector the process to the appropriate interrupt vector address. The conditions for generating the LCALL are, - 1. An interrupt of equal or higher priority is not currently being serviced. - 2. The current polling cycle is the last cycle of the instruction currently being executed. - 3. The current instruction does not involve a write to any enabling or priority setting bits and is not a RETI. If any of these conditions are not met, then the LCALL will not be generated. The polling cycle is repeated every system clock cycle. If an interrupt flag is active in one cycle but not responded to for the above conditions are not met, if the flag is not still active when the blocking condition is removed, the denied interrupt will not be serviced. This means that the interrupt flag, which was once active but not serviced is not remembered. Every polling cycle is new. The processor responds to a valid interrupt by executing an LCALL instruction to the appropriate service routine. This action may or may not clear the flag, which caused the interrupt according to different interrupt source. The hardware LCALL behaves exactly like the software LCALL instruction. This instruction saves the Program Counter contents onto the Stack RAM but does not save the Program Status Word (PSW). The PC is reloaded with the vector address of that interrupt, which caused the LCALL. Execution continues from the vectored address until an RETI instruction is executed. On execution of the RETI instruction, the processor pops the Stack and loads the PC with the contents at the top of the stack. User should take care that the status of the stack. The processor does not notice anything if the stack contents are modified and will proceed with execution from the address put back into PC. Note that a simple RET instruction would perform exactly the same process as a RETI instruction, but it would not inform the Interrupt controller that the interrupt service routine is completed. RET would leave the controller still thinking that the service routine is underway, making future interrupts impossible. ### 6.2.4.4 Interrupt Latency The response time for each interrupt source depends on several factors, such as the nature of the interrupt and the instruction underway. Each interrupt flags are polled and priority decoded each system clock cycle. If a request is active and all three previous conditions are met, then the hardware generated LCALL is executed. This LCALL itself takes 4 clock cycles to be completed. Thus, there is a minimum reaction time of 5 clock cycles between the interrupt flag being set and the interrupt service routine being executed. A longer response time should be anticipated if any of the three conditions are not met. If a higher or equal priority is being serviced, then the interrupt latency time obviously depends on the nature of the service routine currently being executed. If the polling cycle is not the last clock cycle of the instruction being executed, then an additional delay is introduced. The maximum response time (if no other interrupt is currently being serviced or the new interrupt is of greater priority) occurs if the device is performing a RETI, and then executes a longest 6-clock-cycle instruction as the next instruction. From the time an interrupt source is activated (not detected), the longest reaction time is 16 clock cycles. This period includes 5 clock cycles to complete RETI, 6 clock cycles to complete the longest instruction, 1 clock cycle to detect the interrupt, and 4 clock cycles to complete the hardware LCALL to the interrupt vector location. Thus in a single-interrupt system the interrupt response time will always be more than 5 clock cycles and not more than 16 clock cycles. ### 6.3 Flash Memory Contorl nuvoton #### 6.3.1 In-Application-Programming (IAP) Unlike RAM's real-time operation, to update flash data often takes long time. Furthermore, it is a quite complex timing procedure to erase, program, or read flash data. The MS51 carried out the flash operation with convenient mechanism to help user re-programming the flash content by In-Application-Programming (IAP). IAP is an in-circuit electrical erasure and programming method through software. After IAP enabling by setting IAPEN (CHPCON.0 with TA protected) and setting the enable bit in IAPUEN that allows the target block to be updated, user can easily fill the 16-bit target address in IAPAH and IAPAL, data in IAPFD, and command in IAPCN. Then the IAP is ready to begin by setting a triggering bit IAPGO (IAPTRG.0). Note that IAPTRG is also TA protected. At this moment, the CPU holds the Program Counter and the built-in IAP automation takes over to control the internal chargepump for high voltage and the detail signal timing. The erase and program time is internally controlled disregard of the operating voltage and frequency. Nominally, a page-erase time is 5 ms and a byteprogram time is 23.5 µs. After IAP action completed, the Program Counter continues to run the following instructions. The IAPGO bit will be automatically cleared. An IAP failure flag, IAPFF (CHPCON.6), can be check whether the previous IAP operation was successful or not. Through this progress, user can easily erase, program, and verify the Flash Memory by just taking care of pure software. #### 6.3.1.1 IAP Commands The MS51 provides a wide range of applications to perform IAP to APROM, LDROM, or CONFIG bytes. The IAP action mode and the destination of the flash block are defined by IAP control register IAPCN. | | | IAP | CN | | IAPA[15:0] | | |-------------------------|-------------------|------|------|----------------|----------------------------------------------------------------------------------------|-------------------------------| | IAP Mode | IAPB<br>[1:0] | FOEN | FCEN | FCTRL<br>[3:0] | (IAPAH, IAPAL) | IAPFD[7:0] | | Company ID read | XX <sup>[1]</sup> | 0 | 0 | 1011 | X | DAH | | Device ID read | XX | 0 | 0 | 1100 | Low-byte DID: 0000H<br>High-byte DID: 0001H | Low-byte DID<br>High-byte DID | | 96-bit Unique Code read | XX | 0 | 0 | 0100 | 0000H to 000BH | Data out | | APROM page-erase | 00 | 1 | 0 | 0010 | Address in <sup>[2]</sup> | FFH | | LDROM page-erase | 01 | 1 | 0 | 0010 | Address in <sup>[2]</sup> | FFH | | APROM byte-program | 00 | 1 | 0 | 0001 | Address in | Data in | | LDROM byte-program | 01 | 1 | 0 | 0001 | Address in | Data in | | APROM byte-read | 00 | 0 | 0 | 0000 | Address in | Data out | | LDROM byte-read | 01 | 0 | 0 | 0000 | Address in | Data out | | SPROM page-erase | 10 | 1 | 0 | 0010 | 0180H | FFH | | SPROM byte-program | 10 | 1 | 0 | 0001 | 0180H~01FFH | Data in | | SPROM byte-read | 10 | 0 | 0 | 0000 | 0180H~01FFH | Data out | | All CONFIG bytes erase | 11 | 1 | 0 | 0010 | 0000H | FFH | | CONFIG byte-program | 11 | 1 | 0 | 0001 | CONFIGO: 0000H<br>CONFIG1: 0001H<br>CONFIG2: 0002H<br>CONFIG4: 0004H<br>CONFIG6: 0005H | Data in | | CONFIG byte-read | 11 | 0 | 0 | 0000 | CONFIGO: 0000H<br>CONFIG1: 0001H<br>CONFIG2: 0002H<br>CONFIG4: 0004H<br>CONFIG6: 0005H | Data out | | IAP Mode IAPB FOEN FCEN FCTRL (IAPAH, IAPAL) IAPFD[7:0] | | IAP | CN | | IADA[45.0] | | |---------------------------------------------------------|----------|------|------|---|---------------------------------|------------| | | IAP Mode | FOEN | FCEN | _ | IAPA[15:0] IAPFI (IAPAH, IAPAL) | IAPFD[7:0] | ### Note: - 1. "X" means "don't care". - 2. Each page is 128 bytes size. Therefore, the address should be the address pointed to the target page Table 6.3-1 IAP Modes and Command Codes # 6.3.1.2 Control register The following registers are related to IAP processing. # **CONFIG2** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----------|---|---|-------|--------|---|---| | CBODEN | CBOV[2:0] | | | BOIAP | CBORST | - | - | | R/W | R/W | | | R/W | R/W | - | - | Factory default value: 1111 1111b | Bit | Name | Description | | | | |-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 3 | BOIAP | Brown-Out Inhibiting IAP | | | | | | | This bit decide whether IAP erasing or programming is inhibited by brown-out status. This bit is valid only when brown-out detection is enabled. | | | | | | | 1 = IAP erasing or programming is inhibited if $V_{DD}$ is lower than $V_{BOD}$ . | | | | | | | $0 = IAP$ erasing or programming is allowed under any workable $V_{DD}$ . | | | | # **CHPCON – Chip Control** | Regiser | Address | Reset Value | |---------|-----------------------------|-------------------------------------------| | CHPCON | 9FH, all pages,TA protected | Software: 0000_00U0b<br>Others 0000_00C0b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|---|---|---|---|-----|-------| | SWRST | IAPFF | - | - | - | - | BS | IAPEN | | W | R/W | - | - | - | - | R/W | R/W | | Bit | Name | Description | |-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | IAPFF | IAP Fault Flag | | | | The hardware will set this bit after IAPGO (IAPTRG.0) is set if any of the following condition is met: | | | | (1) The accessing address is oversize. | | | | (2) IAPCN command is invalid. | | | | (3) IAP erases or programs updating un-enabled block. | | | | (4) IAP erasing or programming operates under $V_{\text{BOD}}$ while BOIAP (CONFIG2.5) remains unprogrammed 1 with BODEN (BODCON0.7) as 1 and BORST (BODCON0.2) as 0. | | | | This bit should be cleared via software. | | Bit | Name | Description | |-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | IAPEN | IAP Enable | | | | 0 = IAP function Disabled. | | | | 1 = IAP function Enabled. | | | | Once enabling IAP function, the HIRC will be turned on for timing control. To clear IAPEN should always be the last instruction after IAP operation to stop internal oscillator if reducing power consumption is concerned. | **IAPUEN – IAP Updating Enable** nuvoTon | Regiser | Address | Reset Value | |---------|-----------------------------|-------------| | IAPUEN | A5H, all pages,TA protected | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|-------|-------|-------|-------|-------| | - | - | - | SPMEN | SPUEN | CFUEN | LDUEN | APUEN | | - | - | - | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | - | Reserved | | 4 | SPMEN | SPROM Memory Space Mapping Enable 0 = CPU memory address 0xff80~0xffff is mapping to APROM memory 1 = CPU memory address 0xff80~0xffff is mapping to SPROM memory | | 3 | SPUEN | SPROM Memory Space Updated Enable(TA Protected) 0 = Inhibit erasing or programming SPROM bytes by IAP 1 = Allow erasing or programming SPROM bytes by IAP. | | 2 | CFUEN | CONFIG Bytes Updated Enable 0 = Inhibit erasing or programming CONFIG bytes by IAP. 1 = Allow erasing or programming CONFIG bytes by IAP. | | 1 | LDUEN | LDROM Updated Enable 0 = Inhibit erasing or programming LDROM by IAP. 1 = Allow erasing or programming LDROM by IAP. | | 0 | APUEN | APROM Updated Enable 0 = Inhibit erasing or programming APROM by IAP. 1 = Allow erasing or programming APROM by IAP. | # IAPCN - IAP Control | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | IAPCN | AFH, all pages | 0011_0000b | | | | | | | | IAPB[1:0] | FOEN | FCEN | FCTRL[3:0] | |-----------|------|------|------------| | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|------------|----------------------------------------------------------------------------------------------| | 7:6 | IAPB[1:0] | | | 5 | FOEN | IAP control | | 4 | FCEN | This byte is used for IAP command. For details, see Table 6.3-1 IAP Modes and Command Codes. | | 3:0 | FCTRL[3:0] | | IAPAH - IAP Address High Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | IAPAH | A7H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-----|---|---|---|---|---|---| | IAPA[15:8] | | | | | | | | | | R/W | | | | | | | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------| | 7:0 | | IAP Address High Byte IAPAH contains address IAPA[15:8] for IAP operations. | # IAPAL - IAP Address Low Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | IAPAL | A6H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----|---|---|---|---|---|---| | IAPA[7:0] | | | | | | | | | | R/W | | | | | | | | Bit | Name | Description | |-----|------|------------------------------------------------------| | 7:0 | | IAP Address Low Byte | | | | IAPAL contains address IAPA[7:0] for IAP operations. | # IAPFD - IAP Flash Data | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | IAPFD | AEH, all pages | 0000_0000b | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | | IAP Flash Data This byte contains flash data, which is read from or is going to be written to the Flash Memory. User should write data into IAPFD for program mode before triggering IAP processing and read data from IAPFD for read/verify mode after IAP processing is finished. | IAPTRG - IAP Trigger nuvoton | Regiser | Address | Reset Value | |---------|-----------------------------|-------------| | IAPTRG | A4H, all pages,TA protected | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|-------| | - | - | - | - | - | - | - | IAPGO | | - | - | = | - | - | - | - | W | | Bit | Name | Description | |-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:1 | 1 | Reserved | | 0 | IAPGO | IAP Go IAP begins by setting this bit as logic 1. After this instruction, the CPU holds the Program Counter (PC) and the IAP hardware automation takes over to control the progress. After IAP action completed, the Program Counter continues to run the following instruction. The IAPGO bit will be automatically cleared and always read as logic 0. Before triggering an IAP action, interrupts (if enabled) should be temporary disabled for hardware limitation. The program process should follows below. CLR EA MOV TA,#0AAH MOV TA,#55H ORL IAPTRG,#01H (SETB EA) | #### IAP User Guide 6.3.1.3 IAP facilitates the updating flash contents in a convenient way; however, user should follow some restricted laws in order that the IAP operates correctly. Without noticing warnings will possible cause undetermined results even serious damages of devices. Furthermore, this paragraph will also support useful suggestions during IAP procedures. - (1) If no more IAP operation is needed, user should clear IAPEN (CHPCON.0). It will make the system void to trigger IAP unaware. Furthermore, IAP requires the HIRC running. If the external clock source is selected, disabling IAP will stop the HIRC for saving power consumption. Note that a write to IAPEN is TA protected. - (2) When the LOCK bit (CONFIG0.1) is activated, IAP reading, writing, or erasing can still be valid. During IAP progress, interrupts (if enabled) should be disabled temporally by clearing EA bit for implement limitation. Do not attempt to erase or program to a page that the code is currently executing. This will cause unpredictable program behavior and may corrupt program data. #### 6.3.1.4 Using Flash Memory as Data Storage In general application, there is a need of data storage, which is non-volatile so that it remains its content even after the power is off. Therefore, in general application user can read back or update the data, which rules as parameters or constants for system control. The Flash Memory array of the MS51 supports IAP function and any byte in the Flash Memory array may be read using the MOVC instruction and thus is suitable for use as non-volatile data storage. IAP provides erase and program function that makes it easy for one or more bytes within a page to be erased and programmed in a routine. IAP performs in the application under the control of the microcontroller's firmware. Be aware of Flash Memory writing endurance of 100,000 cycles. A demo is illustrated as follows. #### Assembly demo code: nuvoton ``` This code illustrates how to use IAP to make APROM 201h as a byte of Data Flash when user code is executed in APROM. PAGE ERASE AP EQU 00100010b BYTE PROGRAM AP EQU 00100001b ORG 0000h MOV TA, #0Aah ; CHPCON is TA protected MOV TA, #55h ORL CHPCON, #00000001b ; IAPEN = 1, enable IAP mode MOV TA, #0Aah ; IAPUEN is TA protected MOV TA, #55h ORL IAPUEN, #00000001b ; APUEN = 1, enable APROM update MOV IAPCN, #PAGE ERASE AP ; Erase page 200h~27Fh IAPAH, #02h MOV IAPAL, #00h MOV IAPFD, #0FFh MOV TA, #0Aah ; IAPTRG is TA protected MOV TA, #55h ORL IAPTRG, #00000001b ; write '1' to IAPGO to trigger IAP process MOV IAPCN, #BYTE PROGRAM AP ; Program 201h with 55h MOV IAPAH, #02h MOV IAPAL, #01h IAPFD, #55h MOV MOV TA, #0Aah MOV TA, #55h ORL IAPTRG, #0000001b MOV TA, #0Aah MOV TA, #55h ANL IAPUEN, #111111110b ; APUEN = 0, disable APROM update MOV TA, #0Aah MOV TA, #55h ANL CHPCON, #11111110b ; IAPEN = 0, disable IAP mode ``` ``` MOV DPTR,#201h CLR A MOVC A,@A+DPTR ;Read content of address 201h MOV PO,A SJMP $ ``` #### C language demo code: nuvoton ``` //*************************** // This code illustrates how to use IAP to make APROM 201h as a byte of // Data Flash when user code is executed in APROM. //*************************** #define PAGE ERASE AP 0x22 #define BYTE PROGRAM AP 0x21 /*Data Flash, as part of APROM, is read by MOVC. Data Flash can be defined as 128-element array in "code" area from absolute address 0x0200 volatile unsigned char code Data Flash[128] at 0x0200; Main (void) TA = 0Xaa; //CHPCON is TA protected TA = 0x55; //IAPEN = 1, enable IAP mode CHPCON \mid = 0 \times 01; TA = 0Xaa; //IAPUEN is TA protected TA = 0x55; IAPUEN |= 0x01; //APUEN = 1, enable APROM update IAPCN = PAGE ERASE AP; //Erase page 200h~27Fh IAPAH = 0x02; IAPAL = 0x00; IAPFD = OXff; //IAPTRG is TA protected TA = 0Xaa; TA = 0x55; IAPTRG |= 0x01; //write '1' to IAPGO to trigger IAP process IAPCN = BYTE PROGRAM AP; // Program 201h with 55h IAPAH = 0x02; IAPAL = 0x01; IAPFD = 0x55; TA = 0Xaa; TA = 0x55; IAPTRG \mid = 0 \times 01; //write '1' to IAPGO to trigger IAP process //IAPUEN is TA protected TA = 0Xaa; TA = 0x55; IAPUEN &= \sim 0 \times 01; //APUEN = 0, disable APROM update TA = 0Xaa; //CHPCON is TA protected TA = 0x55; CHPCON &= \sim 0 \times 01; //IAPEN = 0, disable IAP mode P0 = Data Flash[1]; //Read content of address 200h+1 ``` ``` while(1); } ``` # 6.3.1.5 In-System-Programming (ISP) The Flash Memory supports both hardware programming and In-Application-Programming (IAP). If the product is just under development or the end product needs firmware updating in the hand of an end user, the hardware programming mode will make repeated programming difficult and inconvenient. In-System-Programming (ISP) makes it easy and possible. ISP performs Flash Memory updating without removing the microcontroller from the system. It allows a device to be re-programmed under software control. Furthermore, the capability to update the application firmware makes wide range of applications possible. User can develop a custom Boot Code that resides in LDROM. The maximum size of LDROM is 4K Byte. User developed Boot Code can be re-programmed by parallel writer or In-Circuit-Programming (ICP) tool. General speaking, an ISP is carried out by a communication between PC and MCU. PC transfers the new User Code to MCU through serial port. Then Boot Code receives it and re-programs into User Code through IAP commands. Nuvoton provides ISP firmware and PC application for MS51. It makes user quite easy perform ISP through UART port. Please visit Nuvoton 8-bit Microcontroller website: <a href="Nuvoton">Nuvoton</a> 80C51 Microcontroller Technical Support. A simple ISP demo code is given below. Assembly demo code: nuvotor ``` This code illustrates how to do APROM and CONFIG IAP from LDROM. APROM are re-programmed by the code to output P1 as 55h and P2 as aah. The CONFIG2 is also updated to disable BOD reset. User needs to configure CONFIG0 = 0x7F, CONFIG1 = 0xfe, CONFIG2 = 0xff. BYTE PROGRAM CONFIG EQU 11100001b BYTE READ CONFIG EQU 11000000b ORG 0000h CLR EA ; disable all interrupts CALL Enable IAP CALL Enable AP Update CALL Erase_AP ;erase AP data CALL Program_AP ;programming AP data CALL Disable AP Update CALL Program AP Verify ; verify Programmed AP data CALL Read CONFIG ; read back CONFIG2 CALL Enable CONFIG Update CALL Erase_CONFIG ;erase CONFIG bytes CALL Program CONFIG ;programming CONFIG2 with new data CALL Disable CONFIG Update CALL Program_CONFIG_Verify ; verify Programmed CONFIG2 CALL Disable IAP MOV TA, #0Aah ;TA protection MOV TA, #55h ANL CHPCON, \#111111101b ;BS = 0, reset to APROM ``` nuvoton ``` MOV TA, #0Aah MOV TA, #55h ORL CHPCON, #80h ;software reset and reboot from APROM SJMP $ IAP Subroutine Enable IAP: MOV TA, #0Aah ; CHPCON is TA protected MOV TA, #55h ORL CHPCON, #00000001b ; IAPEN = 1, enable IAP mode RET Disable IAP: MOV TA, #0Aah MOV TA, #55h ANL CHPCON, #111111110b ; IAPEN = 0, disable IAP mode RET Enable AP Update: ; IAPUEN is TA protected MOV TA, #0Aah MOV TA, #55h ORL IAPUEN, #00000001b ;APUEN = 1, enable APROM update Disable AP Update: MOV TA, #0Aah MOV TA, #55h ANL IAPUEN, #111111110b ; APUEN = 0, disable APROM update RET Enable CONFIG Update: MOV TA, #0Aah MOV TA, #55h ORL IAPUEN, #00000100b ; CFUEN = 1, enable CONFIG update Disable CONFIG Update: MOV TA, #0Aah MOV TA, #55h ANL IAPUEN, #11111011b ; CFUEN = 0, disable CONFIG update RET Trigger IAP: MOV TA, #0Aah ; IAPTRG is TA protected MOV TA, #55h ORL IAPTRG, #00000001b ; write '1' to IAPGO to trigger IAP process IAP APROM Function Erase AP: MOV IAPCN, #PAGE_ERASE_AP MOV IAPFD, #0FFh MOV R0, #00h ``` ``` Erase AP Loop: MOV IAPAH, RO MOV IAPAL, #00h CALL Trigger IAP MOV IAPAL, #80h CALL Trigger IAP INC RO CJNE RO, #44h, Erase AP Loop Program AP: MOV IAPCN, #BYTE PROGRAM AP MOV IAPAH, #00h MOV IAPAL, #00h MOV DPTR, #AP code Program AP Loop: CLR A MOVC A, @A+DPTR MOV IAPFD, A CALL Trigger IAP INC DPTR INC IAPAL MOV A, IAPAL CJNE A, #14, Program AP Loop Program AP Verify: MOV IAPCN, #BYTE READ AP MOV IAPAH, #00h MOV IAPAL, #00h MOV DPTR, #AP code Program AP Verify Loop: CALL Trigger IAP CLR A MOVC A, @A+DPTR MOV B,A MOV A, IAPFD CJNE A,B,Program_AP_Verify_Error INC DPTR INC IAPAL MOV A, IAPAL CJNE A, #14, Program AP Verify Loop Program AP Verify Error: CALL Disable IAP MOV P0,#00h SJMP $ IAP CONFIG Function Erase CONFIG: MOV IAPCN, #ALL ERASE CONFIG MOV IAPAH, #00h MOV IAPAL, #00h MOV IAPFD, #0FFh CALL Trigger IAP ``` nuvoton ``` RET Read CONFIG: MOV IAPCN, #BYTE READ CONFIG MOV IAPAH, #00h MOV IAPAL, #02h CALL Trigger IAP MOV R7, IAPFD RET Program CONFIG: MOV IAPCN, #BYTE PROGRAM CONFIG MOV IAPAH, #00h MOV IAPAL, #02h MOV A,R7 ANL A, #11111011b MOV IAPFD, A MOV R6, A ;disable BOD reset ;temp data CALL Trigger IAP RET Program CONFIG Verify: MOV IAPCN, #BYTE READ CONFIG MOV IAPAH, #00h MOV IAPAL, #02h CALL Trigger IAP MOV B, R6 MOV A, IAPFD CJNE A, B, Program CONFIG Verify Error Program CONFIG Verify Error: CALL Disable IAP MOV P0,#00h SJMP $ APROM code AP code: DB 75h, 0B1h, 00h ; OPCODEs of "MOV P0M1, #0" DB 75h, 0Ach, 00h ; OPCODEs of "MOV P3M1, #0" DB 75h, 90h, 55h ; OPCODEs of "MOV P1, #55h" DB 75h, 0A0h, 0Aah ; OPCODEs of "MOV P2, #0Aah" DB 80h 0Feh DB 80h, 0Feh ;OPCODEs of "SJMP $" END ``` # 6.3.2 In-Circuit-Programming (ICP) The Flash Memory can be programmed by "In-Circuit-Programming" (ICP). If the product is just under development or the end product needs firmware updating in the hand of an end customer, the hardware programming mode will make repeated programming difficult and inconvenient. ICP method makes it easy and possible without removing the microcontroller from the system. ICP mode also allows customers to manufacture circuit boards with un-programmed devices. Programming can be done after the assembly process allowing the device to be programmed with the most recent firmware or a customized firmware. There are three signal pins, nRESET, ICPDA, and ICPCK, involved in ICP function. nRESET is used to Jan. 20, 2025 Page **198** of 366 Rev 1.05 enter or exit ICP mode. ICPDA is the data input and output pin. ICPCK is the clock input pin, which synchronizes the data shifted in to or out from MCU under programming. User should leave these three pins plus VDD and GND pins on the circuit board to make ICP possible. Nuvoton provides ICP tool for MS51, which enables user to easily perform ICP through Nuvoton ICP programmer. The ICP programmer developed by Nuvoton has been optimized according to the electric characteristics of MCU. It also satisfies the stability and efficiency during production progress. For more details, please visit Nuvoton 8-bit Microcontroller website: <a href="Nuvoton 80C51 Microcontroller Technical Support">Nuvoton 80C51 Microcontroller Technical Support</a>. # 6.3.3 On-Chip-Debugger (OCD) The MS51 is embedded in an on-chip-debugger (OCD) providing developers with a low cost method for debugging user code, which is available on each package. The OCD gives debug capability of complete program flow control with eight hardware address breakpoints, single step, free running, and non-intrusive commands for memory access. The OCD system does not occupy any locations in the memory map and does not share any on-chip peripherals. When the OCDEN (CONFIG0.4) is programmed as 0 and LOCK (CONFIG0.1) remains un-programmed as 1, the OCD is activated. The OCD cannot operate if chip is locked. The OCD system uses a two-wire serial interface, OCDDA and OCDCK, to establish communication between the target device and the controlling debugger host. OCDDA is an input/output pin for debug data transfer and OCDCK is an input pin for synchronization with OCDDA data. The $\overline{\text{NRESET}}$ pin is also necessary for OCD mode entry and exit. The MS51 supports OCD with Flash Memory control path by ICP writer mode, which shares the same three pins of OCD interface. The MS51 uses OCDDA, OCDCK, and nRESET pins to interface with the OCD system. When designing a system where OCD will be used, the following restrictions must be considered for correct operation: - 1. nRESET cannot be connected directly to $V_{\text{DD}}$ and any external capacitors connected must be removed. - 2. All external reset sources must be disconnected. - 3. Any external component connected on OCDDA and OCDCK must be isolated. ### 6.3.3.1 Limitation of OCD The MS51 is a fully-featured microcontroller that multiplexes several functions on its limited I/O pins. Some device functionality must be sacrificed to provide resources for OCD system. The OCD has the following limitations: - 1. The nRESET pin to be used for OCD mode selection. - 2. The OCDDA pin is physically located on the same pin P5.0. Therefore, neither its I/O function nor shared multi-functions can be emulated. - 3. The OCDCK pin is physically located on the same pin as P5.1. Therefore, neither its I/O function nor shared multi-functions can be emulated. - 4. When the system is in Idle or Power-down mode, it is invalid to perform any accesses because parts of the device may not be clocked. A read access could return garbage or a write access might not succeed. - 5. HIRC cannot be turned off because OCD uses this clock to monitor its internal status. The instruction that turns off HIRC affects nothing if executing under debug mode. When CPU enters its Power-down mode under debug mode, HIRC keeps turning on. The MS51 OCD system has another limitation that non-intrusive commands cannot be executed at any time while the user's program is running. Non-intrusive commands allow a user to read or write MCU memory locations or access status and control registers with the debug controller. A reading or writing memory or control register space is allowed only when MCU is under halt condition after a matching of the hardware address breakpoint or a single step running. ### **CONFIG0** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|--------|-------|---|---|------|---| | CBS | - | OCDPWM | OCDEN | - | - | LOCK | - | | R/W | - | R/W | R/W | - | - | R/W | - | Factory default value: 1111 1111b | Bit | Name | Description | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | OCDPWM | PWM Output State Under OCD Halt This bit decides the output state of PWM when OCD halts CPU. 1 = Tri-state pins those are used as PWM outputs. 0 = PWM continues. | | 4 | OCDEN | OCD Enable 1 = OCD Disabled. 0 = OCD Enabled. Note: If MCU run in OCD debug mode and OCDEN = 0, hard fault reset will disable. Only HardF flag be asserted. | # 6.3.4 96-Bit Unique Code (UCID) Before shipping out, each MS51 chip was factory pre-programmed with a 96-bit width serial number, which is guaranteed to be unique. The serial number is called Unique Code. The user can read the Unique Code only by IAP command. Please see Chapter 6.3.1.1IAP Commands | | IAPCN | | | | IADA[45.0] | | | |-------------------------|---------------|------|------|----------------|------------------------------|------------|--| | IAP Mode | IAPB<br>[1:0] | FOEN | FCEN | FCTRL<br>[3:0] | IAPA[15:0]<br>{IAPAH, IAPAL} | IAPFD[7:0] | | | 96-bit Unique Code read | XX | 0 | 0 | 0100 | 0000H to 000BH | Data out | | #### Note: - 1. "X" means "don't care". - 2. Each page is 128 bytes size. Therefore, the address should be the address pointed to the target page # 6.4 General Purpose IO (GPIO) #### 6.4.1 GPIO Mode The MS51 has a maximum of 43 general purpose I/O pins which 40 bit-addressable general I/O pins grouped as 5 ports, P0 to P4, and 7 general I/O pins grouped as P5. Each port has its port control register (Px register). The writing and reading of a port control register have different meanings. A write to port control register sets the port output latch logic value, whereas a read gets the port pin logic state. These four modes are quasi-bidirectional (standard 8051 port structure), push-pull, input-only, and open-drain modes. Each port spends two special function registers PxM1 and PxM2 to select the I/O mode of port Px. The list below illustrates how to select the I/O mode of Px.n. Note that the default configuration of is input-only (high-impedance) after any reset. | PnM1.X <sup>[1]</sup> | PnM2.X <sup>[1]</sup> | I/O Type | | | | | |----------------------------------------|--------------------------------|-----------------------------|--|--|--|--| | 0 | 0 | Quasi-bidirectional | | | | | | 0 | 1 | Push-pull | | | | | | 1 | 0 | Input-only (high-impedance) | | | | | | 1 | 1 | Open-drain | | | | | | <b>NOTE1:</b> $N = 0 \sim 5$ , $x = 0$ | <b>NOTE1:</b> N = 0~5, x = 0~7 | | | | | | Table 6.4-1 Configuration for Different I/O Modes All I/O pins can be selected as TTL level inputs or Schmitt triggered inputs by selecting corresponding bit in PxS register. Schmitt triggered input has better glitch suppression capability. All I/O pins also have bit-controllable, slew rate select ability via software. The control registers are PxSR. By default, the slew rate is slow. If user would like to increase the I/O output speed, setting the corresponding bit in PxSR, the slew rate is selected in a faster level. ### For example: ``` POM1 |= 0x40; POM2 &= 0xBF; //Set P0.6 as input only mode ``` #### 6.4.1.1 Quasi-Bidirectional Mode The quasi-bidirectional mode, as the standard 8051 I/O structure, can rule as both input and output. When the port outputs a logic high, it is weakly driven, allowing an external device to pull the pin low. When the pin is pulled low, it is driven strongly and able to sink a large current. In the quasi-bidirectional I/O structure, there are two pull-high transistors. Each of them serves different purposes. One of these pull-highs, called the "very weak" pull-high, is turned on whenever the port latch contains logic 1. The "very weak" pull-high sources a very small current that will pull the pin high if it is left floating. The second pull-high is the "strong" pull-high. This pull-high is used to speed up 0-to-1 transitions on a quasi-bidirectional port pin when the port latch changes from logic 0 to logic 1. When this occurs, the strong pull-high turns on for two-CPU-clock time to pull the port pin high quickly. Then it turns off "very weak" pull-highs continue remaining the port pin high. The quasi-bidirectional port structure is shown below. Figure 6.4-1 Quasi-Bidirectional Mode Structure #### 6.4.1.2 Push-Pull Mode nuvotor The push-pull mode has the same pull-low structure as the guasi-bidirectional mode, but provides a continuous strong pull-high when the port latch is written by logic 1. The push-pull mode is generally used as output pin when more source current is needed for an output driving. Figure 6.4-2 Push-Pull Mode Structure #### 6.4.1.3 Input-Only Mode Input-only mode provides true high-impedance input path. Although a quasi-bidirectional mode I/O can also be an input pin, but it requires relative strong input source. Input-only mode also benefits to power consumption reduction for logic 0 input always consumes current from V<sub>DD</sub> if in quasi-bidirectional mode. User needs to take care that an input-only mode pin should be given with a determined voltage level by external devices or resistors. A floating pin will induce leakage current especially in Power-down mode. Figure 6.4-3 Input-Only Mode Structure #### 6.4.1.4 Open-Drain Mode The open-drain mode turns off all pull-high transistors and only drives the pull-low of the port pin when the port latch is given by logic 0. If the port latch is logic 1, it behaves as if in input-only mode. To be used as an output pin generally as $I^2C$ lines, an open-drain pin should add an external pull-high, typically a resistor tied to $V_{DD}$ . User needs to take care that an open-drain pin with its port latch as logic 1 should be given with a determined voltage level by external devices or resistors. A floating pin will induce leakage current especially in Power-down mode. Figure 6.4-4 Open-Drain Mode Structure # 6.4.2 Register Description The MS51 has a lot of I/O control registers to provide flexibility in all kinds of applications. The SFR related with I/O ports can be categorized into four groups: input and output control, output mode control, input type and sink current control, and output slew rate control. All of SFR are listed as follows. ### 6.4.2.1 Input and Output Data Control These registers are I/O input and output data buffers. Reading gets the I/O input data. Writing forces the data output. All of these registers are bit-addressable. # Pn - Port n (Bit-addressable) | Regiser | Address | Reset Value | | | |---------|---------------------------------|-------------|--|--| | P0 | 80H, all pages, bit addressable | 1111_1111 b | | | | P1 | 90H, all pages, bit addressable | 1111_1111 b | | | | P2 | A0H, all pages, bit addressable | 0000_0001 b | | | | P3 | B0H, all pages, bit addressable | 0000_0001 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------| | Pn.7 | Pn.6 | Pn.5 | Pn.4 | Pn.3 | Pn.2 | Pn.1 | Pn.0 | | R/W # P0 / P1 | Bit | Name | Description | |-----|------|-------------------------------------------------------------| | 7:0 | • • | Port 0 Port 0 is an maximum 8-bit general purpose I/O port. | # **P2** | Bit | Name | Description | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1 = 11 | Port 2 Bit 0 P2.0 is an input-only pin when RPD (CONFIG0.2) is programmed as 0. When leaving RPD unprogrammed, P2.0 is always read as 0. | # **P3** | Bit | Name | Description | | | | | | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0 | P3.0 | Port 3 Bit 0 | | | | | | | | | P3.0 is available only when the internal oscillator is used as the system clock. At this moment, P3.0 functions as a general purpose I/O. | | | | | | | | | If the system clock is not selected as the internal oscillator, P3.0 pin functions as OSCIN. A write to P3.0 is invalid and P3.0 is always read as 0. | | | | | | # 6.4.2.2 GPIO Mode Control These registers control GPIO mode, which is configurable among four modes: input-only, quasi-bidirectional, push-pull, or open-drain. Each pin can be configured individually. As default after reset all GPIO setting as input only mode. | PnM1.X | PnM2.X | I/O Type | | | | |--------|--------|-----------------------------|--|--|--| | 0 | 0 | Quasi-bidirectional | | | | | 0 | 1 | Push-pull | | | | | 1 | 0 | Input-only (high-impedance) | | | | | 1 | 1 | Open-drain | | | | # PnM1 - Port Mode Select 1 | Register | SFR Address | Reset Value | |----------|-------------|-------------| | P0M1 | B1H, Page 1 | 1111_1111 b | | P1M1 | B3H, Page 1 | 1111_1111 b | | P3M1 | C2H, Page 1 | 0000_0001 b | # PnM2 – Port Mode Select 2 | Register | SFR Address | Reset Value | |----------|-------------|-------------| | P0M2 | B2H, Page 1 | 0000_0000 b | | P1M2 | B4H, Page 1 | 0000_0000 b | | P3M2 | C3H, Page 1 | 0000_0000 b | # PnM1 - Port n Mode Select 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PnM1.7 | PnM1.6 | PnM1.5 | PnM1.4 | PnM1.3 | PnM1.2 | PnM1.1 | PnM1.0 | | R/W # PnM2 - Port n Mode Select 2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PnM2.7 | PnM2.6 | PnM2.5 | PnM2.4 | PnM2.3 | PnM2.2 | PnM2.1 | PnM2.0 | | R/W | Bit | Name | Description | | | | |-----|-----------|--------------------|--|--|--| | 7:0 | PnMn[7:0] | Port 0 mode select | | | | # 6.4.2.3 Input Type Select Each I/O pin can be configured individually as TTL input or Schmitt triggered input. Note that all of PxS registers are accessible by switching SFR page to Page 1. # PnS - Port n Schmitt Triggered Input | Register | SFR Address | Reset Value | |----------|-------------|-------------| | POS | B1H, Page 1 | 0000_0000 b | | P1S | 83H, Page 1 | 0000_0000 b | | P3S | ACH, Page 1 | 0000_0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | PnS.7 | PnS.6 | PnS.5 | PnS.4 | PnS.3 | PnS.2 | PnS.1 | PnS.0 | | R/W | Bit | Name | Description | | | | |-----|----------|------------------------------------------------------------------------------------------------|--|--|--| | 7:0 | PnS[7:0] | P0 Schmitt Triggered Input 0 = TTL level input of Pn.x. 1 = Schmitt triggered input of Pn.x. | | | | # P2S - P20 Setting and Timer01 Output Enable | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | P2S | B5H, all pages | 0000_0000 b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|---|---|---|------|------|---|-------| | P20UP | - | - | - | T1OE | T0OE | - | P2S.0 | | R/W | - | - | - | R/W | R/W | - | R/W | | Bit | Name | Description | |-----|-------|--------------------------------------------------------------------------------------------------------------------------------| | 7 | P20UP | P2.0 Pull-Up Enable | | | | 0 = P2.0 pull-up Disabled. | | | | 1 = P2.0 pull-up Enabled. | | | | This bit is valid only when RPD (CONFIG0.2) is programmed as 0. When selecting as a NRESET pin, the pull-up is always enabled. | | 3 | T10E | Timer 1 Output Enable | | | | 0 = Timer 1 output Disabled. | | | | 1 = Timer 1 output Enabled from T1 pin. | | | | Note that Timer 1 output should be enabled only when operating in its "Timer" mode. | | 2 | T0OE | Timer 0 Output Enable | | | | 0 = Timer 0 output Disabled. | | | | 1 = Timer 0 output Enabled from T0 pin. | | | | Note that Timer 0 output should be enabled only when operating in its "Timer" mode. | | 0 | P2S.0 | P2.0 Schmitt Triggered Input | | | | 0 = TTL level input of P2.0. | | | | 1 = Schmitt triggered input of P2.0. | # 6.4.2.4 Output Slew Rate Control Slew rate for each I/O pin is configurable individually. By default, each pin is in normal slew rate mode. User can set each control register bit to enable high-speed slew rate for the corresponding I/O pin. Note that all PxSR registers are accessible by switching SFR page to Page 1. #### PnSR -Port n Slew Rate Control | Register | SFR Address | Reset Value | |----------|-------------|-------------| | POSR | 82H, Page 1 | 0000_0000 b | | P1SR | 84H, Page 1 | 0000_0000 b | | P3SR | ADH, Page 1 | 0000_0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PnSR.7 | PnSR.6 | PnSR.5 | PnSR.4 | PnSR.3 | PnSR.2 | PnSR.1 | PnSR.0 | | R/W | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------| | 7:0 | | P0.n Slew Rate 0 = Pn.x normal output slew rate. 1 = Pn.x high-speed output slew rate. | # 6.4.3 Read-Modify-Write Instructions Instructions that read a byte from SFR or internal RAM, modify it, and rewrite it back, are called "Read-Modify-Write" instructions. When the destination is an I/O port or a port bit, these instructions read the internal output latch rather than the external pin state. This kind of instructions read the port SFR value, modify it and write back to the port SFR. All "Read-Modify-Write" instructions are listed as follows. | <u>Instruction</u> | <u>Description</u> | |--------------------|-------------------------------------------------------------| | ANL | Logical AND. (ANL direct, A and ANL direct, #data) | | ORL | Logical OR. (ORL direct, A and ORL direct, #data) | | XRL | Logical exclusive OR. (XRL direct, A and XRL direct, #data) | | JBC | Jump if bit = 1 and clear it. (JBC bit, rel) | | CPL | Complement bit. (CPL bit) | | INC | Increment. (INC direct) | | DEC | Decrement. (DEC direct) | | DJNZ | Decrement and jump if not zero. (DJNZ direct, rel) | | MOV | bit, C Move carry to bit. (MOV bit, C) | | CLR | bit Clear bit. (CLR bit) | | SETB | bit Set bit. (SETB bit) | | | | The last three seem not obviously "Read-Modify-Write" instructions but actually they are. They read the entire port latch value, modify the changed bit, and then write the new value back to the port latch. ### 6.4.4 External Interrupt Pins The external interrupt $\overline{\text{INT0}}$ and $\overline{\text{INT1}}$ can be used as interrupt sources. They are selectable to be either edge or level triggered depending on bits IT0 (TCON.0) and IT1 (TCON.2). The bits IE0 (TCON.1) and IE1 (TCON.3) are the flags those are checked to generate the interrupt. In the edge triggered mode, the $\overline{\text{INT0}}$ or $\overline{\text{INT1}}$ inputs are sampled every system clock cycle. If the sample is high in one cycle and low in the next, then a high to low transition is detected and the interrupts request flag IE0 or IE1 will be set. Since the external interrupts are sampled every system clock, they have to be held high or low for at least one system clock cycle. The IEO and IE1 are automatically cleared when the interrupt service routine is called. If the level triggered mode is selected, then the requesting source has to hold the pin low till the interrupt is serviced. The IEO and IE1 will not be cleared by the hardware on entering the service routine. In the level triggered mode, IEO and IE1 follows the inverse value of $\overline{\text{INTO}}$ and $\overline{\text{INT1}}$ pins. If interrupt pins continue to be held low even after the service routine is completed, the processor will acknowledge another interrupt request from the same source. Both $\overline{\text{INTO}}$ and $\overline{\text{INT1}}$ can wake up the device from the Power-down mode. # IE – Interrupt Enable | Regiser | Address | Reset Value | | |---------|--------------------------------|-------------|--| | IE | A8H, all pages,Bit addressable | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|------|-----|-----|-----|-----|-----| | EA | EADC | EBOD | ES | ET1 | EX1 | ET0 | EX0 | | R/W | Bit | Name | Description | |-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EA | Enable All Interrupt This bit globally enables/disables all interrupts that are individually enabled. 0 = All interrupt sources Disabled. 1 = Each interrupt Enabled depending on its individual mask setting. Individual interrupts will occur if enabled. | | 6 | EADC | Enable ADC Interrupt 0 = ADC interrupt Disabled. 1 = Interrupt generated by ADCF (ADCCON0.7) Enabled. | | 5 | EBOD | Enable Brown-Out Interrupt 0 = Brown-out detection interrupt Disabled. 1 = Interrupt generated by BOF (BODCON0.3) Enabled. | | 4 | ES | Enable Serial Port 0 Interrupt 0 = Serial port 0 interrupt Disabled. 1 = Interrupt generated by TI (SCON.1) or RI (SCON.0) Enabled. | | 3 | ET1 | Enable Timer 1 Interrupt 0 = Timer 1 interrupt Disabled. 1 = Interrupt generated by TF1 (TCON.7) Enabled. | | 2 | EX1 | Enable External Interrupt 1 0 = External interrupt 1 Disabled. 1 = Interrupt generated by INT1 pin (P1.7) Enabled. | | 1 | ET0 | Enable Timer 0 Interrupt 0 = Timer 0 interrupt Disabled. 1 = Interrupt generated by TF0 (TCON.5) Enabled. | | 0 | EX0 | Enable External Interrupt 0 0 = External interrupt 0 Disabled. 1 = Interrupt generated by INTO pin (P3.0) Enabled. | ## **EIE – Extensive Interrupt Enable** | Regiser | Address | Reset Value | |---------|----------------|-------------| | EIE | 9BH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|-----|------|------|------|-----|------| | ET2 | ESPI | EFB | EWDT | EPWM | ECAP | EPI | EI2C | | R/W | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ET2 | Enable Timer 2 Interrupt 0 = Timer 2 interrupt Disabled. 1 = Interrupt generated by TF2 (T2CON.7) Enabled. | | 6 | ESPI | Enable SPI Interrupt 0 = SPI interrupt Disabled. 1 = Interrupt generated by SPIF (SPSR.7), SPIOVF (SPSR.5), or MODF (SPSR.4) Enable. | | 5 | EFB | Enable Fault Brake Interrupt 0 = Fault Brake interrupt Disabled. 1 = Interrupt generated by FBF (FBD.7) Enabled. | | 4 | EWDT | Enable WDT Interrupt 0 = WDT interrupt Disabled. 1 = Interrupt generated by WDTF (WDCON.5) Enabled. | | 3 | EPWM | Enable PWM Interrupt 0 = PWM interrupt Disabled. 1 = Interrupt generated by PWMF (PWMCON0.5) Enabled. | | 2 | ECAP | Enable Input Capture Interrupt 0 = Input capture interrupt Disabled. 1 = Interrupt generated by any flags of CAPF[2:0] (CAPCON0[2:0]) Enabled. | | 1 | EPI | Enable Pin Interrupt 0 = Pin interrupt Disabled. 1 = Interrupt generated by any flags in PIF register Enabled. | | 0 | EI2C | Enable I <sup>2</sup> C Interrupt 0 = I <sup>2</sup> C interrupt Disabled. 1 = Interrupt generated by SI (I2CON.3) or I2TOF (I2TOC.0) Enabled. | ## **EIE1 – Extensive Interrupt Enable 1** nuvoTon | Regiser | Address | Reset Value | |---------|----------------|-------------| | EIE1 | 9CH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|-----|------| | - | - | = | - | - | EWKT | ET3 | ES_1 | | - | - | - | - | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 2 | | Enable WKT Interrupt 0 = WKT interrupt Disabled. 1 = Interrupt generated by WKTF (WKCON.4) Enabled. | | 1 | ET3 | Enable Timer 3 Interrupt 0 = Timer 3 interrupt Disabled. 1 = Interrupt generated by TF3 (T3CON.4) Enabled. | | 0 | ES_1 | Enable Serial Port 1 Interrupt 0 = Serial port 1 interrupt Disabled. 1 = Interrupt generated by TI_1 (SCON_1.1) or RI_1 (SCON_1.0) Enabled. | ## **IP – Interrupt Priority** | Regiser | Address | Reset Value | |---------|---------------------------------|-------------| | IP | B8H, all pages, Bit addressable | 0000_0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|-----|-----|-----|-----|-----| | - | PADC | PBOD | PS | PT1 | PX1 | PT0 | PX0 | | - | R/W | Bit | Name | Description | | | | | |-----|-----------------------------------------------------|-----------------------------------------|--|--|--|--| | 6 | PADC ADC interrupt priority low bit | | | | | | | 5 | PBOD Brown-out detection interrupt priority low bit | | | | | | | 4 | PS | erial port 0 interrupt priority low bit | | | | | | 3 | PT1 | PT1 Timer 1 interrupt priority low bit | | | | | | 2 | PX1 External interrupt 1 priority low bit | | | | | | | 1 | PT0 | PT0 Timer 0 interrupt priority low bit | | | | | | 0 | PX0 External interrupt 0 priority low bit | | | | | | **Note:** IP is used in combination with the IPH to determine the priority of each interrupt source. See <u>Table 6.2-2 Interrupt Priority Level</u> Setting for correct interrupt priority configuration. ## **IPH – Interrupt Priority High** | Regiser | Address | Reset Value | |---------|-------------|-------------| | IPH | B7H, Page 0 | 0000_0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|-------|-----|------|------|------|------| | - | PADCH | PBODH | PSH | PT1H | PX1H | PT0H | PX0H | | - | R/W | Bit | Name | Description | | | | |-----|---------------------------------------------|------------------------------------------------------|--|--|--| | 6 | PADC | DC interrupt priority high bit | | | | | 5 | PBOD | PBOD Brown-out detection interrupt priority high bit | | | | | 4 | PSH | Serial port 0 interrupt priority high bit | | | | | 3 | PT1H | PT1H Timer 1 interrupt priority high bit | | | | | 2 | PX1H External interrupt 1 priority high bit | | | | | | 1 | PT0H Timer 0 interrupt priority high bit | | | | | | 0 | PX0H External interrupt 0 priority high bit | | | | | **Note**: IPH is used in combination with the IP respectively to determine the priority of each interrupt source. See Table 6.2-2 Interrupt Priority Level Setting for correct interrupt priority configuration. ## **EIP – Extensive Interrupt Priority** | Regiser | Address | Reset Value | |---------|----------------|-------------| | EIP | EFH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|-----|------|------|------|-----|------| | PT2 | PSPI | PFB | PWDT | PPWM | PCAP | PPI | PI2C | | R/W | Bit | Name | Description | | | | | |-----|------|---------------------------------------------|--|--|--|--| | 7 | PT2 | Timer 2 interrupt priority low bit | | | | | | 6 | PSPI | interrupt priority low bit | | | | | | 5 | PFB | Fault Brake interrupt priority low bit | | | | | | 4 | PWDT | WDT interrupt priority low bit | | | | | | 3 | PPWM | WM interrupt priority low bit | | | | | | 2 | PCAP | Input capture interrupt priority low bit | | | | | | 1 | PPI | Pin interrupt priority low bit | | | | | | 0 | PI2C | I <sup>2</sup> C interrupt priority low bit | | | | | **Note**: EIP is used in combination with the EIPH to determine the priority of each interrupt source. See Table 6.2-2 Interrupt Priority Level Setting for correct interrupt priority configuration. ## **EIPH – Extensive Interrupt Priority High** | Regiser | Address | Reset Value | |---------|---------------|-------------| | EIPH | F7H, all page | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|-------|------|-------| | PT2H | PSPIH | PFBH | PWDTH | PPWMH | PCAPH | PPIH | PI2CH | | R/W | Bit | Name | Description | | | | | |-----|-------|----------------------------------------------|--|--|--|--| | 7 | PT2H | ner 2 interrupt priority high bit | | | | | | 6 | PSPIH | interrupt priority high bit | | | | | | 5 | PFBH | ult Brake interrupt priority high bit | | | | | | 4 | PWDTH | DT interrupt priority high bit | | | | | | 3 | PPWMH | WM interrupt priority high bit | | | | | | 2 | PCAPH | Input capture interrupt priority high bit | | | | | | 1 | PPIH | Pin interrupt priority high bit | | | | | | 0 | PI2CH | I <sup>2</sup> C interrupt priority high bit | | | | | **Note**: EIPH is used in combination with the EIP to determine the priority of each interrupt source. See Table 6.2-2 Interrupt Priority Level Setting for correct interrupt priority configuration. ## **EIP1 – Extensive Interrupt Priority 1** | Regiser | Address | Reset Value | |---------|-------------|-------------| | EIP1 | FEH, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|-----|------| | - | - | - | - | - | PWKT | PT3 | PS_1 | | - | - | = | - | - | R/W | R/W | R/W | | Bit | Name | Description | | | | |-----|------|-----------------------------------------|--|--|--| | 2 | PWKT | WKT interrupt priority low bit | | | | | 1 | PT3 | mer 3 interrupt priority low bit | | | | | 0 | PS_1 | erial port 1 interrupt priority low bit | | | | **Note**: EIP1 is used in combination with the EIPH1 to determine the priority of each interrupt source. See Table 6.2-2 Interrupt Priority Level Setting for correct interrupt priority configuration. ## **EIPH1 – Extensive Interrupt Priority High 1** | Regiser | Address | Reset Value | |---------|-------------|-------------| | EIPH1 | FFH, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|-------|------|-------| | - | - | - | - | - | PWKTH | РТ3Н | PSH_1 | | - | - | - | - | - | R/W | R/W | R/W | | Bit | Name | Description | | | | |-----|-------|-------------------------------------------|--|--|--| | 2 | PWKTH | WKT interrupt priority high bit | | | | | 1 | РТ3Н | mer 3 interrupt priority high bit | | | | | 0 | PSH_1 | Serial port 1 interrupt priority high bit | | | | **Note**: EIPH1 is used in combination with the EIP1 to determine the priority of each interrupt source. See Table 6.2-2 Interrupt Priority Level Setting for correct interrupt priority configuration. #### TCON - Timer 0 and 1 Control | Regiser | Address | Reset Value | |---------|---------------------------------|-------------| | TCON | 88H, all pages, Bit-addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-------------------------|-----|-------------------------|-----| | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | | R/W | R/W | R/W | R/W | R (level)<br>R/W (edge) | R/W | R (level)<br>R/W (edge) | R/W | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | IE1 | External Interrupt 1 Edge Flag | | | | If IT1 = 1 (falling edge trigger), this flag will be set by hardware when a falling edge is detected. It remain set until cleared via software or cleared by hardware in the beginning of its interrupt service routine. | | | | If IT1 = 0 (low level trigger), this flag follows the inverse of the $\overline{\text{INT1}}$ input signal's logic level. Software cannot control it. | | 2 | IT1 | External Interrupt 1 Type Select | | | | This bit selects by which type that INT1 is triggered. | | | | 0 = INT1 is low level triggered. | | | | 1 = INT1 is falling edge triggered. | | 1 | IE0 | External Interrupt 0 Edge Flag | | | | If ITO = 1 (falling edge trigger), this flag will be set by hardware when a falling edge is detected. It remain set until cleared via software or cleared by hardware in the beginning of its interrupt service routine. | | | | If IT0 = 0 (low level trigger), this flag follows the inverse of the INT0 input signal's logic level. Software cannot control it. | | 0 | IT0 | External Interrupt 0 Type Select | | | | This bit selects by which type that $\overline{\text{INT0}}$ is triggered. | | | | $0 = \overline{\text{INT0}}$ is low level triggered. | | | | $1 = \overline{INT0}$ is falling edge triggered. | #### 6.4.5 Pin Interrupt The MS51 provides pin interrupt input for each I/O pin to detect pin state if button or keypad set is used. A maximum 8-channel pin interrupt detection can be assigned by I/O port sharing. The pin interrupt is generated when any key is pressed on a keyboard or keypad, which produces an edge or level triggering event. Pin interrupt may be used to wake the CPU up from Idle or Power-down mode. Each channel of pin interrupt can be enabled and polarity controlled independently by PIPEN and PINEN register. PICON selects which port that the pin interrupt is active. It also defines which type of pin interrupt is us— d — level detect or edge detect. Each channel also has its own interrupt flag. There are total eight pin interrupt flags located in PIF register. The respective flags for each pin interrupt channel allow the interrupt service routine to poll on which channel on which the interrupt event occurs. All flags in PIF register are set by hardware and should be cleared by software. nuvoton Figure 6.4-5 Pin Interface Block Diagram Pin interrupt is generally used to detect an edge transient from peripheral devices like keyboard or keypad. During idle state, the system prefers to enter Power-down mode to minimize power consumption and waits for event trigger. Pin interrupt can wake up the device from Power-down mode. ## PICON - Pin Interrupt Control | Regiser | Address | Reset Value | |---------|----------------|-------------| | PICON | E9H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|------|------|------|------|------|--------| | PIT67 | PIT45 | PIT3 | PIT2 | PIT1 | PIT0 | PIPS | S[1:0] | | R/W | | Bit | Name | Description | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PIT67 | Pin Interrupt Channel 6 and 7 Type Select This bit selects which type that pin interrupt channel 6 and 7 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 6 | PIT45 | Pin Interrupt Channel 4 and 5 Type Select This bit selects which type that pin interrupt channel 4 and 5 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 5 | PIT3 | Pin Interrupt Channel 3 Type Select This bit selects which type that pin interrupt channel 3 is triggered. 0 = Level triggered. 1 = Edge triggered | | 4 | PIT2 | Pin Interrupt Channel 2 Type Select This bit selects which type that pin interrupt channel 2 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 3 | PIT1 | Pin Interrupt Channel 1 Type Select This bit selects which type that pin interrupt channel 1 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 2 | PIT0 | Pin Interrupt Channel 0 Type Select This bit selects which type that pin interrupt channel 0 is triggered. 0 = Level triggered. 1 = Edge triggered. | | 1:0 | PIPS[:0] | Pin Interrupt Port Select This field selects which port is active as the 8-channel of pin interrupt. 00 = Port 0. 01 = Port 1. 10 = Port 2. 11 = Port 3. | # PINEN - Pin Interrupt Negative Polarity Enable | Regiser | Address | Reset Value | |---------|----------------|-------------| | PINEN | EAH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PINEN7 | PINEN6 | PINEN5 | PINEN4 | PINEN3 | PINEN2 | PINEN1 | PINEN0 | | R/W | Bit | Name | Description | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | n | PINENn | Pin Interrupt Channel n Negative Polarity Enable | | | | This bit enables low-level/falling edge triggering pin interrupt channel n. The level or edge triggered selection depends on each control bit PITn in PICON. | | | | 0 = Low-level/falling edge detect Disabled. | | | | 1 = Low-level/falling edge detect Enabled. | # PIPEN – Pin Interrupt Positive Polarity Enable | Regiser | Address | Reset Value | |---------|----------------|-------------| | PIPEN | EBH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PIPEN7 | PIPEN6 | PIPEN5 | PIPEN4 | PIPEN3 | PIPEN2 | PIPEN1 | PIPEN0 | | R/W | Bit | Name | Description | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | n | PIPENn | Pin Interrupt Channel n Positive Polarity Enable | | | | This bit enables high-level/rising edge triggering pin interrupt channel n. The level or edge triggered selection depends on each control bit PITn in PICON. | | | | 0 = High-level/rising edge detect Disabled. | | | | 1 = High-level/rising edge detect Enabled. | # PIF - Pin Interrupt Flags | Regiser | Address | Reset Value | |---------|----------------|-------------| | PIF | ECH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------| | PIF7 | PIF6 | PIF5 | PIF4 | PIF3 | PIF2 | PIF1 | PIF0 | | R (level)<br>R/W (edge) | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | n | PIFn | Pin Interrupt Channel n Flag | | | | If the edge trigger is selected, this flag will be set by hardware if the channel n of pin interrupt detects an enabled edge trigger. This flag should be cleared by software. | | | | If the level trigger is selected, this flag follows the inverse of the input signal's logic level on the channel n of pin interrupt. Software cannot control it. | #### 6.5 Timer #### 6.5.1 Timer/Counter 0 And 1 Timer/Counter 0 and 1 on MS51 are two 16-bit Timers/Counters. Each of them has two 8-bit registers those form the 16-bit counting register. For Timer/Counter 0 they are TH0, the upper 8-bit register, and TL0, the lower 8-bit register. Similarly Timer/Counter 1 has two 8-bit registers, TH1 and TL1. TCON and TMOD can configure modes of Timer/Counter 0 and 1. The Timer or Counter function is selected by the $C/\overline{I}$ bit in TMOD. Each Timer/Counter has its own selection bit. TMOD.2 selects the function for Timer/Counter 0 and TMOD.6 selects the function for Timer/Counter 1 When configured as a "Timer", the timer counts the system clock cycles. The timer clock is 1/12 of the system clock (F<sub>SYS</sub>) for standard 8051 capability or direct the system clock for enhancement, which is selected by T0M (CKCON.3) bit for Timer 0 and T1M (CKCON.4) bit for Timer 1. In the "Counter" mode, the countering register increases on the falling edge of the external input pin T0. If the sampled value is high in one clock cycle and low in the next, a valid 1-to-0 transition is recognized on T0 or T1 pin. The Timers 0 and 1 can be configured to automatically to toggle output whenever a timer overflow occurs. The same device pins that are used for the T0 and T1 count inputs are also used for the timer toggle outputs. This function is enabled by control bits T0OE and T1OE in the CKCON register, and apply to Timer 0 and Timer 1 respectively. The port outputs will be logic 1 prior to the first timer overflow when this mode is turned on. In order for this mode to function, the $C/\overline{T}$ bit should be cleared selecting the system clock as the clock source for the timer. Note that the TH0 (TH1) and TL0 (TL1) are accessed separately. It is strongly recommended that in mode 0 or 1, user should stop Timer temporally by clearing TR0 (TR1) bit before reading from or writing to TH0 (TH1) and TL0 (TL1). The free-running reading or writing may cause unpredictable result. #### 6.5.1.1 Mode 0 (13-Bit Timer) In Mode 0, the Timer/Counter is a 13-bit counter. The 13-bit counter consists of TH0 (TH1) and the five lower bits of TL0 (TL1). The upper three bits of TL0 (TL1) are ignored. The Timer/Counter is enabled when TR0 (TR1) is set and either GATE is 0 or $\overline{\text{INT0}}$ ( $\overline{\text{INT1}}$ ) is 1. Gate setting as 1 allows the Timer to calculate the pulse width on external input pin $\overline{\text{INT0}}$ ( $\overline{\text{INT1}}$ ). When the 13-bit value moves from 1FFFH to 0000H, the Timer overflow flag TF0 (TF1) is set and an interrupt occurs if enabled. Figure 6.5-1 Timer/Counters 0 and 1 in Mode 0 #### 6.5.1.2 Mode 1 (16-Bit Timer) Mode 1 is similar to Mode 0 except that the counting registers are fully used as a 16-bit counter. Rollover occurs when a count moves FFFFH to 0000H. The Timer overflow flag TF0 (TF1) of the relevant Timer/Counter is set and an interrupt will occurs if enabled. Figure 6.5-2 Timer/Counters 0 and 1 in Mode 1 #### 6.5.1.3 Mode 2 (8-Bit Auto-Reload Timer) In Mode 2, the Timer/Counter is in auto-reload mode. In this mode, TL0 (TL1) acts as an 8-bit count register whereas TH0 (TH1) holds the reload value. When the TL0 (TL1) register overflow, the TF0 (TF1) bit in TCON is set and TL0 (TL1) is reloaded with the contents of TH0 (TH1) and the counting process continues from here. The reload operation leaves the contents of the TH0 (TH1) register unchanged. This feature is best suitable for UART baud rate generator for it runs without continuous software intervention. Note that only Timer1 can be the baud rate source for UART. Counting is enabled by setting the TR0 (TR1) bit as 1 and proper setting of GATE and INT0 (INT1) pins. The functions of GATE and INT0 (INT1) pins are just the same as Mode 0 and 1. Figure 6.5-3 Timer/Counters 0 and 1 in Mode 2 #### 6.5.1.4 Mode 3 (Two Separate 8-Bit Timers) Mode 3 has different operating methods for Timer 0 and Timer 1. For Timer/Counter 1, Mode 3 simply freezes the counter. Timer/Counter 0, however, configures TL0 and TH0 as two separate 8 bit count registers in this mode. TL0 uses the Timer/Counter 0 control bits $C/\overline{T}$ , GATE, TR0, $\overline{INT0}$ , and TF0. The TL0 also can be used as a 1-to-0 transition counter on pin T0 as determined by $C/\overline{T}$ (TMOD.2). TH0 is forced as a clock cycle counter and takes over the usage of TR1 and TF1 from Timer/Counter 1. Mode 3 is used in case that an extra 8 bit timer is needed. If Timer/Counter 0 is configured in Mode 3, Timer/Counter 1 can be turned on or off by switching it out of or into its own Mode 3. It can still be used in Modes 0, 1 and 2 although its flexibility is restricted. It no longer has control over its overflow flag TF1 and the enable bit TR1. However Timer 1 can still be used as a Timer/Counter and retains the use of GATE, $\overline{INT1}$ pin and T1M. It can be used as a baud rate generator for the serial port or other application not requiring an interrupt. Figure 6.5-4 Timer/Counter 0 in Mode 3 #### 6.5.1.5 Register Description nuvoton ## TMOD - Timer 0 and 1 Mode | Regiser | Address | Reset Value | |---------|----------------|-------------| | RCTRIM1 | 89H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|------|-----|-----|-----| | GATE | C/T | M1 | MO | GATE | C/T | M1 | MO | | R/W | Bit | Name | Description | | | | | | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7 | GATE | mer 1 gate control = Timer 1 will clock when TR1 is 1 regardless of INT1 logic level. = Timer 1 will clock only when TR1 is 1 and INT1 is logic 1. | | | | | | | 6 | C/T | Timer 1 Counter/Timer select 0 = Timer 1 is incremented by internal system clock. 1 = Timer 1 is incremented by the falling edge of the external pin T1. | | | | | | | 5 | M1 | Timer 1 mode select | | | | | | | 4 | МО | M1 M0 Timer 1 Mode 0 0 Mode 0: 13-bit Timer/Counter 0 1 Mode 1: 16-bit Timer/Counter 1 0 Mode 2: 8-bit Timer/Counter with auto-reload from TH1 1 Mode 3: Timer 1 halted | | | | | | | 3 | GATE | Timer 0 gate control 0 = Timer 0 will clock when TR0 is 1 regardless of INT0 logic level. 1 = Timer 0 will clock only when TR0 is 1 and INT0 is logic 1. | | | | | | nuvoTon | Bit | Name | | | Description | | | | | |-----|------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|--|--|--| | 2 | C/T | 0 = Timer 0 is | mer 0 Counter/Timer select = Timer 0 is incremented by internal system clock. = Timer 0 is incremented by the falling edge of the external pin T0. | | | | | | | 1 | M1 | Timer 0 mode | select | | | | | | | 0 | MO | <u>M1</u> | <u>M0</u> | Timer 0 Mode | | | | | | | | 0 | 0 | Mode 0: 13-bit Timer/Counter | | | | | | | | 0 | 1 | Mode 1: 16-bit Timer/Counter | | | | | | | | 1 | 0 | Mode 2: 8-bit Timer/Counter with auto-reload from TH0 | | | | | | | | 1 | 1 | Mode 3: TL0 as a 8-bit Timer/Counter and TH0 as a 8-bit Timer | | | | | ## TCON - Timer 0 and 1 Control | Regiser | Address | Reset Value | |---------|---------------------------------|-------------| | TCON | 88H, all pages, Bit-addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-------------------------|-----|-------------------------|-----| | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | | R/W | R/W | R/W | R/W | R (level)<br>R/W (edge) | R/W | R (level)<br>R/W (edge) | R/W | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIT | Name | Description | | 7 | TF1 | Timer 1 Overflow Flag | | | | This bit is set when Timer 1 overflows. It is automatically cleared by hardware when the program executes the Timer 1 interrupt service routine. This bit can be set or cleared by software. | | 6 | TR1 | Timer 1 Run Control | | | | 0 = Timer 1 Disabled. Clearing this bit will halt Timer 1 and the current count will be preserved in TH1 and TL1. | | | | 1 = Timer 1 Enabled. | | 5 | TF0 | Timer 0 Overflow Flag | | | | This bit is set when Timer 0 overflows. It is automatically cleared via hardware when the program executes the Timer 0 interrupt service routine. This bit can be set or cleared by software. | | 4 | TR0 | Timer 0 Run Control | | | | 0 = Timer 0 Disabled. Clearing this bit will halt Timer 0 and the current count will be preserved in TH0 and TL0. | | | | 1 = Timer 0 Enabled. | | 3 | IE1 | External Interrupt 1 Edge Flag | | J | 121 | If IT1 = 1 (falling edge trigger), this flag will be set by hardware when a falling edge is detected. It remain set until cleared via software or cleared by hardware in the beginning of its interrupt service routine. | | | | If IT1 = 0 (low level trigger), this flag follows the inverse of the INT1 input signal's logic level. Software cannot control it. | | 2 | IT1 | External Interrupt 1 Type Select | | | | This bit selects by which type that $\overline{\text{INT1}}$ is triggered. | | | | $0 = \overline{INT1}$ is low level triggered. | | | | 1 = INT1 is falling edge triggered. | | 1 | IE0 | External Interrupt 0 Edge Flag | | | | If ITO = 1 (falling edge trigger), this flag will be set by hardware when a falling edge is detected. It remain set until cleared via software or cleared by hardware in the beginning of its interrupt service routine. | | | | If IT0 = 0 (low level trigger), this flag follows the inverse of the $\overline{\text{INT0}}$ input signal's logic level. Software cannot control it. | nuvoTon | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | | External Interrupt 0 Type Select This bit selects by which type that INT0 is triggered. $0 = \overline{INT0} \text{ is low level triggered.}$ $1 = \overline{INT0} \text{ is falling edge triggered.}$ | ## TL0 - Timer 0 Low Byte | TL0 8AH, all pages | 0000_0000b | |--------------------|------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------|-----|---|---|---|---|---|---|--| | TL0[7:0] | | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------| | 7:0 | | Timer 0 Low Byte The TL0 register is the low byte of the 16-bit counting register of Timer 0. | TH0 - Timer 0 High Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | TH0 | 8CH, all pages | 0000_0000Ь | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------|-----|---|---|---|---|---|---|--| | TH0[7:0] | | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------| | 7:0 | • • | Timer 0 High Byte The TH0 register is the high byte of the 16-bit counting register of Timer 0. | ## TL1 - Timer 1 Low Byte | Regiser | | | Address | | | Reset Value | | | |---------|----------|---|----------------|---|---|-------------|---|--| | TL1 | | | 8BH, all pages | | | 0000_0000b | | | | P | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TL1[7:0] | | | | | | | | | Bit | Name | Description | | | |-----|------|-----------------------------------------------------------------------------|--|--| | 7:0 | • • | Timer 1 Low Byte | | | | | | ne TL1 register is the low byte of the 16-bit counting register of Timer 1. | | | R/W TH0 - Timer 0 High Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | ТНО | 8CH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---| | TH0[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|----------|-------------------------------------------------------------------------------------------------| | 7:0 | TH0[7:0] | Timer 0 High Byte The TH0 register is the high byte of the 16-bit counting register of Timer 0. | #### **CKCON - Clock Control** | Regiser | Address | Reset Value | |---------|----------------|-------------| | CKCON | 8EH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|------|-----|-----|------|-------|---| | FASTWK | PWMCKS | T1OE | T1M | ТОМ | T0OE | CLOEN | - | | R/W - | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------| | 5 | T10E | Timer 1 Output Enable | | | | 0 = Timer 1 output Disabled. | | | | 1 = Timer 1 output Enabled from T1 pin. | | | | Note that Timer 1 output should be enabled only when operating in its "Timer" mode. | | 4 | T1M | Timer 1 Clock Mode Select | | | | 0 = The clock source of Timer 1 is the system clock divided by 12. It maintains standard 8051 compatibility. | | | | 1 = The clock source of Timer 1 is direct the system clock. | | 3 | ТОМ | Timer 0 Clock Mode Select | | | | 0 = The clock source of Timer 0 is the system clock divided by 12. It maintains standard 8051 compatibility. | | | | 1 = The clock source of Timer 0 is direct the system clock. | | 2 | T00E | Timer 0 Output Enable | | | | 0 = Timer 0 output Disabled. | | | | 1 = Timer 0 output Enabled from T0 pin. | | | | Note that Timer 0 output should be enabled only when operating in its "Timer" mode. | #### 6.5.2 Timer2 And Input Capture Timer 2 is a 16-bit up counter cascaded with TH2, the upper 8 bits register, and TL2, the lower 8 bit register. Equipped with RCMP2H and RCMP2L, Timer 2 can operate under compare mode and autoreload mode selected by CM/RL2 (T2CON.0). An 3-channel input capture module makes Timer 2 detect and measure the width or period of input pulses. The results of 3 input captures are stores in C0H and C0L, C1H and C1L, C2H and C2L individually. The clock source of Timer 2 is from the system clock pre-scaled by a clock divider with 8 different scales for wide field application. The clock is enabled when TR2 (T2CON.2) is 1, and disabled when TR2 is 0. The following registers are related to Timer 2 function. Figure 6.5-5 Timer 2 Full Function Block Diagram #### 6.5.2.1 Auto-Reload Mode nuvoton The Timer 2 is configured as auto-reload mode by clearing CM/RL2. In this mode RCMP2H and RCMP2L registers store the reload value. The contents in RCMP2H and RCMP2L transfer into TH2 and TL2 once the auto-reload event occurs if setting LDEN bit. The event can be the Timer 2 overflow or one of the triggering event on any of enabled input capture channel depending on the LDTS[1:0] (T2MOD[1:0]) selection. Note that once CAPCR (T2MOD.3) is set, an input capture event only clears TH2 and TL2 without reloading RCMP2H and RCMP2L contents. Figure 6.5-6 Timer 2 Auto-Reload Mode Block Diagram #### 6.5.2.2 Input Capture Module NUVOTOR The input capture module along with Timer 2 implements the input capture function. The input capture module is configured through CAPCON0~2 registers. The input capture module supports 3-channel inputs (CAP0, CAP1, and CAP2). Each input channel consists its own noise filter, which is enabled via setting ENF0~2 (CAPCON2[6:4]). It filters input glitches smaller than four system clock cycles. Input capture channels has their own independent edge detector but share the unique Timer 2. Each trigger edge detector is selected individually by setting corresponding bits in CAPCON1. It supports positive edge capture, negative edge capture, or any edge capture. Each input capture channel has to set its own enabling bit CAPEN0~2 (CAPCON0[6:4]) before use. While input capture channel is enabled and the selected edge trigger occurs, the content of the free running Timer 2 counter, TH2 and TL2, will be captured, transferred, and stored into the capture registers CnH and CnL. The edge triggering also causes CAPFn (CAPCON0.n) set by hardware. The interrupt will also generate if the ECAP (EIE0.2) and EA bit are both set. For three input capture flags share the same interrupt vector, user should check CAPFn to confirm which channel comes the input capture edge. These flags should be cleared by software. The bit CAPCR (CAPCON2.3) benefits the implement of period calculation. Setting CAPCR makes the hardware clear Timer 2 as 0000H automatically after the value of TH2 and TL2 have been captured after an input capture edge event occurs. It eliminates the routine software overhead of writing 16-bit counter or an arithmetic subtraction. #### 6.5.2.3 Compare Mode Timer 2 can also be configured as the compare mode by setting CM/RL2. In this mode RCMP2H and RCMP2L registers serve as the compare value registers. As Timer 2 up counting, TH2 and TL2 match RCMP2H and RCMP2L, TF2 (T2CON.7) will be set by hardware to indicate a compare match event. Setting CMPCR (T2MOD.2) makes the hardware to clear Timer 2 counter as 0000H automatically after a compare match has occurred. Figure 6.5-7 Timer 2 Compare Mode Block Diagram #### 6.5.2.4 Register Description #### **T2CON - Timer 2 Control** nuvoTon | Regiser | | | Address | | | Reset value | | | |---------|---|---|----------------|---|-----|-------------|--------|--| | T2CON | | | C8H, all pages | | | 0000_0000b | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TF2 | - | - | - | - | TR2 | - | CM/RL2 | | | R/W | - | - | - | - | R/W | - | R/W | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TF2 | Timer 2 Overflow Flag This bit is set when Timer 2 overflows or a compare match occurs. If the Timer 2 interrupt and the global interrupt are enable, setting this bit will make CPU execute Timer 2 interrupt service routine. This bit is not automatically cleared via hardware and should be cleared via software. | | 5:3 | - | Reserved | | 2 | TR2 | Timer 2 Run Control 0 = Timer 2 Disabled. Clearing this bit will halt Timer 2 and the current count will be preserved in TH2 and TL2. 1 = Timer 2 Enabled. | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------| | 1 | • | Reserved | | 0 | | Timer 2 Compare or Auto-Reload Mode Select This bit selects Timer 2 functioning mode. 0 = Auto-reload mode. 1 = Compare mode. | nuvoTon ## T2MOD – Timer 2 Mode | Regiser | Address | Reset Value | |---------|----------------|-------------| | T2MOD | C9H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------------|-----|---|-------|-------|------|--------| | LDEN | T2DIV[2:0] | | | CAPCR | CMPCR | LDTS | S[1:0] | | R/W | | R/W | | R/W | R/W | R/ | W | | Bit | Name | Description | | | | | |-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | LDEN | Enable Auto-Reload | | | | | | | | 0 = Reloading RCMP2H and RCMP2L to TH2 and TL2 Disabled. | | | | | | | | 1 = Reloading RCMP2H and RCMP2L to TH2 and TL2 Enabled. | | | | | | 6:4 | T2DIV[2:0] | Fimer 2 Clock Divider | | | | | | | | 000 = Timer 2 clock divider is 1/1. | | | | | | | | 001 = Timer 2 clock divider is 1/4. | | | | | | | | 010 = Timer 2 clock divider is 1/16. | | | | | | | | 011 = Timer 2 clock divider is 1/32. | | | | | | | | 100 = Timer 2 clock divider is 1/64. | | | | | | | | 11 = Timer 2 clock divider is 1/128. | | | | | | | | 10 = Timer 2 clock divider is 1/256. | | | | | | | | 111 = Timer 2 clock divider is 1/512. | | | | | | 3 | CAPCR | Capture Auto-Clear | | | | | | | | This bit is valid only under Timer 2 auto-reload mode. It enables hardware auto-clearing TH2 and TL2 counter registers after they have been transferred in to RCMP2H and RCMP2L while a capture event occurs. | | | | | | | | 0 = Timer 2 continues counting when a capture event occurs. | | | | | | | | 1 = Timer 2 value is auto-cleared as 0000H when a capture event occurs. | | | | | | 2 | CMPCR | Compare Match Auto-Clear | | | | | | | | This bit is valid only under Timer 2 compare mode. It enables hardware auto-clearing TH2 and TL2 counter registers after a compare match occurs. | | | | | | | | 0 = Timer 2 continues counting when a compare match occurs. | | | | | | | | 1 = Timer 2 value is auto-cleared as 0000H when a compare match occurs. | | | | | | 1:0 | LDTS[1:0] | Auto-Reload Trigger Select | | | | | | | | These bits select the reload trigger event. | | | | | | | | 00 = Reload when Timer 2 overflows. | | | | | | | | 01 = Reload when input capture 0 event occurs. | | | | | | | | 10 = Reload when input capture 1 event occurs. | | | | | | | | 11 = Reload when input capture 2 event occurs. | | | | | ## RCMP2L - Timer 2 Reload/Compare Low Byte | Regiser | | | Address | | | Reset Value | | | |---------|-------------|---|---------------------------|---|---|-------------|---|--| | RCMP2L | | | CAH, all pages 0000_0000b | | | )b | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RCMP2L[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | RCMP2L[7:0] | Timer 2 Reload/Compare Low Byte | | | | This register stores the low byte of compare value when Timer 2 is configured in compare mode. Also it holds the low byte of the reload value in auto-reload mode. | RCMP2H - Timer 2 Reload/Compare High Byte | <u> </u> | | | | |----------|----------------|-------------|--| | Regiser | Address | Reset Value | | | RCMP2H | CBH, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---| | RCMP2H[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | RCMP2H[7:0] | Timer 2 Reload/Compare High Byte | | | | This register stores the high byte of compare value when Timer 2 is configured in compare mode. Also it holds the high byte of the reload value in auto-reload mode. | nuvoTon ## TL2 - Timer 2 Low Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | TL2 | CCH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---| | TL2[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------| | 7:0 | | Timer 2 Low Byte The TL2 register is the low byte of the 16-bit counting register of Timer 2. | ## TH2 - Timer 2 High Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | TH2 | CDH, Page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---| | TH2[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------| | 7:0 | | Timer 2 High Byte The TH2 register is the high byte of the 16-bit counting register of Timer 2. | Note that the TH2 and TL2 are accessed separately. It is strongly recommended that user stops Timer 2 temporally by clearing TR2 bit before reading from or writing to TH2 and TL2. The free-running reading or writing may cause unpredictable result. # **CAPCON0 – Input Capture Control 0** nuvoTon | Regiser | Address | Reset Value | |---------|----------------|-------------| | CAPCON0 | 92H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|--------|--------|---|-------|-------|-------| | - | CAPEN2 | CAPEN1 | CAPEN0 | - | CAPF2 | CAPF1 | CAPF0 | | - | R/W | R/W | R/W | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|--------|------------------------------------------------------------------------------------------------------------------------------------------| | 7 | - | Reserved | | 6 | CAPEN2 | Input Capture 2 Enable 0 = Input capture channel 2 Disabled. 1 = Input capture channel 2 Enabled. | | 5 | CAPEN1 | Input Capture 1 Enable 0 = Input capture channel 1 Disabled. 1 = Input capture channel 1 Enabled. | | 4 | CAPEN0 | Input Capture 0 Enable 0 = Input capture channel 0 Disabled. 1 = Input capture channel 0 Enabled. | | 3 | - | Reserved | | 2 | CAPF2 | Input Capture 2 Flag This bit is set by hardware if the determined edge of input capture 2 occurs. This bit should cleared by software. | | 1 | CAPF1 | Input Capture 1 Flag This bit is set by hardware if the determined edge of input capture 1 occurs. This bit should cleared by software. | | 0 | CAPF0 | Input Capture 0 Flag This bit is set by hardware if the determined edge of input capture 0 occurs. This bit should cleared by software. | # CAPCON1 - Input Capture Control 1 | Regiser | Address | Reset Value | |---------|----------------|-------------| | CAPCON1 | 93H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------------|---|-------------|---|-------------|---| | - | - | CAP2LS[1:0] | | CAP1LS[1:0] | | CAP0LS[1:0] | | | - | - | R/W | | R/ | W | R/ | W | | Bit | Name | Description | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------| | 7:6 | - | Reserved | | 5:4 | CAP2LS[1:0] | Input Capture 2 Level Select 00 = Falling edge. 01 = Rising edge. 10 = Either rising or falling edge. 11 = Reserved. | | 3:2 | CAP1LS[1:0] | Input Capture 1 Level Select 00 = Falling edge. 01 = Rising edge. 10 = Either rising or falling edge. 11 = Reserved. | | 1:0 | CAPOLS[1:0] | Input Capture 0 Level Select 00 = Falling edge. 01 = Rising edge. 10 = Either rising or falling edge. 11 = Reserved. | # **CAPCON2 – Input Capture Control 2** | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | CAPCON2 | 94H, all pages | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|------|---|---|---|---| | - | ENF2 | ENF1 | ENF0 | - | - | ı | - | | - | R/W | R/W | R/W | - | - | - | - | | Bit | Name | Description | |-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | ENF2 | Enable Noise Filer on Input Capture 2 0 = Noise filter on input capture channel 2 Disabled. 1 = Noise filter on input capture channel 2 Enabled. | | 5 | ENF1 | Enable Noise Filer on Input Capture 1 0 = Noise filter on input capture channel 1 Disabled. 1 = Noise filter on input capture channel 1 Enabled. | | 4 | ENF0 | Enable Noise Filer on Input Capture 0 0 = Noise filter on input capture channel 0 Disabled. 1 = Noise filter on input capture channel 0 Enabled. | # CnL - Capture n Low Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | COL | E4H, all pages | 0000_0000b | | C1L | E6H, all pages | 0000_0000b | | C2L | EDH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------|---|---|---|---|---|---| | | C0L[7:0] | | | | | | | | | R/W | | | | | | | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------| | 7:0 | 1 | Input Capture n Result Low Byte The COL register is the low byte of the 16-bit result captured by input capture 0. | # CnH - Capture n High Byte | Regiser | Address | Reset Value | |---------|----------------|-------------| | СОН | E4H, all pages | 0000_0000b | | C1H | E7H, all pages | 0000_0000b | | C2H | EEH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------|---|---|---|---|---|---| | | C0H[7:0] | | | | | | | | | R/W | | | | | | | | Bit | Name | Description | |-----|------|----------------------------------------------------------------------------------------------------------------------| | 7:0 | | Input Capture n Result High Byte The C0H register is the high byte of the 16-bit result captured by input capture 0. | # CAPCON3 - Input Capture Control 3 | Regiser | Address | Reset Value | |---------|----------------|-------------| | CAPCON3 | F1H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | CAP13 | CAP12 | CAP11 | CAP10 | CAP03 | CAP02 | CAP01 | CAP00 | | R/W | Bit | Name | Description | |-------|-----------|------------------------------------------| | [7:4] | CAP1[3:0] | Input Capture Channel 1 Input Pin Select | | | | 0000 = P1.2/IC0 | | | | 0001 = P1.1/IC1 | | | | 0010 = P1.0/IC2 | | | | 0011 = P0.0/IC3 | | | | 0100 = P0.4/IC3 | | | | 0101 = P0.1/IC4 | | | | 0110 = P0.3/IC5 | | | | 0111 = P0.5/IC6 | | | | 1000 = P1.5/IC7 | | | | others = P1.2/IC0 | | [3:0] | CAP0[3:0] | Input Capture Channel 0 Input Pin Select | | | | 0000 = P1.2/IC0 | | | | 0001 = P1.1/IC1 | | | | 0010 = P1.0/IC2 | | | | 0011 = P0.0/IC3 | | | | 0100 = P0.4/IC3 | | | | 0101 = P0.1/IC4 | | | | 0110 = P0.3/IC5 | | | | 0111 = P0.5/IC6 | | | | 1000 = P1.5/IC7 | | | | others = P1.2/IC0 | ## **CAPCON4 - Input Capture Control 4** nuvoton | Regiser | Address | Reset Value | |---------|----------------|-------------| | CAPCON4 | F2H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|-------|-------|-------|-------| | - | - | = | - | CAP23 | CAP22 | CAP21 | CAP20 | | - | - | - | - | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-------|-----------|----------------------------------------------------------------------------------------------------------------------| | [3:0] | CAP2[3:0] | Input Capture Channel 2 Input Pin Select<br>0000 = P1.2/IC0<br>0001 = P1.1/IC1<br>0010 = P1.0/IC2<br>0011 = P0.0/IC3 | | | | 0100 = P0.4/IC3<br>0101 = P0.1/IC4<br>0110 = P0.3/IC5<br>0111 = P0.5/IC6<br>1000 = P1.5/IC7<br>others = P1.2/IC0 | #### 6.5.3 Timer3 Timer 3 is implemented simply as a 16-bit auto-reload, up-counting timer. The user can select the prescale with T3PS[2:0] (T3CON[2:0]) and fill the reload value into RH3 and RL3 registers to determine its overflow rate. User then can set TR3 (T3CON.3) to start counting. When the counter rolls over FFFFH, TF3 (T3CON.4) is set as 1 and a reload is generated and causes the contents of the RH3 and RL3 registers to be reloaded into the internal 16-bit counter. If ET3 (EIE1.1) is set as 1, Timer 3 interrupt service routine will be served. TF3 is auto-cleared by hardware after entering its interrupt service routine. Timer 3 can also be the baud rate clock source of both UARTs. For details, please see Section 6.8.2.2 "Baud Rate". Figure 6.5-8 Timer 3 Block Diagram #### 6.5.3.1 Register Description # T3CON - Timer 3 Control | Regiser | Address | Reset Value | |---------|-------------|-------------| | T3CON | C4H, Page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|------|-----|-----|-----------|---|---| | SMOD_1 | SMOD0_1 | BRCK | TF3 | TR3 | T3PS[2:0] | | | | R/W | R/W | R/W | R/W | R/W | R/W | | | nuvoTon | Bit | Name | Description | |-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | TF3 | Timer 3 Overflow Flag | | | | This bit is set when Timer 3 overflows. It is automatically cleared by hardware when the program executes the Timer 3 interrupt service routine. This bit can be set or cleared by software. | | 3 | TR3 | Timer 3 Run Control | | | | 0 = Timer 3 is halted. | | | | 1 = Timer 3 starts running. | | | | Note that the reload registers RH3 and RL3 can only be written when Timer 3 is halted (TR3 bit is 0). If any of RH3 or RL3 is written if TR3 is 1, result is unpredictable. | | 2:0 | T3PS[2:0] | Timer 3 Pre-Scalar | | | | These bits determine the scale of the clock divider for Timer 3. | | | | 000 = 1/1. | | | | 001 = 1/2. | | | | 010 = 1/4. | | | | 011 = 1/8. | | | | 100 = 1/16. | | | | 101 = 1/32. | | | | 110 = 1/64. | | | | 111 = 1/128. | # RL3 - Timer 3 Reload Low Byte | Re | giser | Address | | | | Reset Value | | | |----|-------|---------|-------------|---|---|-------------|---|--| | R | RL3 | | C5H, Page 0 | | | 0000_0000b | | | | _ | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---| | RL3[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------| | 7:0 | 1 | Timer 3 Reload Low Byte It holds the low byte of the reload value of Timer 3. | RH3 - Timer 3 Reload High Byte | Regiser | Address | Reset Value | | |---------|-------------|-------------|--| | RL3 | C6H, Page 0 | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|---|---|---|---|---|---| | RH3[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------| | 7:0 | | Timer 3 Reload High Byte It holds the high byte of the reload value of Time 3. | # 6.6 Watchdog Timer (WDT) ## 6.6.1 Overview The MS51 provides one Watchdog Timer (WDT). It can be configured as a time-out reset timer to reset whole device. Once the device runs in an abnormal status or hangs up by outward interference, a WDT reset recover the system. It provides a system monitor, which improves the reliability of the system. Therefore, WDT is especially useful for system that is susceptible to noise, power glitches, or electrostatic discharge. The WDT also can be configured as a general purpose timer, of which the periodic interrupt serves as an event timer or a durational system supervisor in a monitoring system, which is able to operate during Idle or Power-down mode. WDTEN[3:0] (CONFIG4[7:4]) initialize the WDT to operate as a time-out reset timer or a general purpose timer. # 6.6.2 Functional Description ### **CONFIG4** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------------|---|---|---|---|---|---| | | WDTEN[3:0] | | | | - | - | - | | R/W | | | | = | = | = | - | Factory default value: 1111 1111b | Bit | Name | Description | |-----|------------|--------------------------------------------------------------------------------------------------------| | 7:4 | WDTEN[3:0] | WDT Enable | | | | This field configures the WDT behavior after MCU execution. | | | | 1111 = WDT is Disabled. WDT can be used as a general purpose timer via software control. | | | | 0101 = WDT is Enabled as a time-out reset timer and it stops running during Idle or Power-down mode. | | | | Others = WDT is Enabled as a time-out reset timer and it keeps running during Idle or Power-down mode. | The WDT is implemented with a set of divider that divides the low-speed internal oscillator clock nominal 10kHz. The divider output is selectable and determines the time-out interval. When the time-out interval is fulfilled, it will wake the system up from Idle or Power-down mode and an interrupt event will occur if WDT interrupt is enabled. If WDT is initialized as a time-out reset timer, a system reset will occur after a period of delay if without any software action. The Watchdog time-out interval is determined by the formula $\frac{1}{F_{LIRC} \times clock \, divider \, scalar} \times 64$ , where FLIRC is the frequency of internal 10 kHz oscillator. The following table shows an example of the Watchdog time-out interval with different pre-scales. | WDPS.2 | WDPS.1 | WDPS.0 | Clock Divider Scale | WDT Time-Out Timing <sup>[1]</sup> | | | | |---------------|-----------------------------------------------------------------|--------|---------------------|------------------------------------|--|--|--| | 0 | 0 | 0 | 1/1 | 6.40 ms | | | | | 0 | 0 | 1 | 1/4 | 25.60 ms | | | | | 0 | 1 | 0 | 1/8 | 51.20 ms | | | | | 0 | 1 | 1 | 1/16 | 102.40 ms | | | | | 1 | 0 | 0 | 1/32 | 204.80 ms | | | | | 1 | 0 | 1 | 1/64 | 409.60 ms | | | | | 1 | 1 | 0 | 1/128 | 819.20 ms | | | | | 1 | 1 | 1 | 1/256 | 1.638 s | | | | | Note: This is | Note: This is an approximate value since the deviation of LIRC. | | | | | | | Table 6.6-1 Watchdog Timer-out Interval Under Different Pre-scalars Since the limitation of the maxima vaule of WDT timer delay. To up MS51 from idle mode or power down mode suggest use WKT function see Chapter 6.7 Self Wake-Up Timer (WKT). ## 6.6.2.1 Time-Out Reset Timer When the CONFIG bits WDTEN[3:0] (CONFIG4[7:4]) is not FH, the WDT is initialized as a time-out reset timer. If WDTEN[3:0] is not 5H, the WDT is allowed to continue running after the system enters Idle or Power-down mode. Note that when WDT is initialized as a time-out reset timer, WDTR and WIDPD has no function. Figure 6.6-1 WDT as A Time-Out Reset Timer After the device is powered and it starts to execute software code, the WDT starts counting simultaneously. The time-out interval is selected by the three bits WDPS[2:0] (WDCON[2:0]). When the selected time-out occurs, the WDT will set the interrupt flag WDTF (WDCON.5). If the WDT interrupt enable bit EWDT (EIE0.4) and global interrupt enable EA are both set, the WDT interrupt routine will be executed. Meanwhile, an additional 512 clocks of the low-speed internal oscillator delays to expect a counter clearing by setting WDCLR to avoid the system reset by WDT if the device operates normally. If no counter reset by writing 1 to WDCLR during this 512-clock period, a WDT reset will happen. Setting WDCLR bit is used to clear the counter of the WDT. This bit is self-cleared for user monitoring it. Once a reset due to WDT occurs, the WDT reset flag WDTRF (WDCON.3) will be set. This bit keeps unchanged after any reset other than a power-on reset. User may clear WDTRF via software. Note that all bits in WDCON require timed access writing. The main application of the WDT with time-out reset enabling is for the system monitor. This is important in real-time control applications. In case of some power glitches or electro-magnetic interference, CPU may begin to execute erroneous codes and operate in an unpredictable state. If this is left unchecked the entire system may crash. Using the WDT during software development requires user to select proper "Feeding Dog" time by clearing the WDT counter. By inserting the instruction of setting WDCLR, it allows the code to run without any WDT reset. However If any erroneous code executes by any interference. the instructions to clear the WDT counter will not be executed at the required instants. Thus the WDT reset will occur to reset the system state from an erroneously executing condition and recover the system. #### 6.6.2.2 General Purpose Timer nuvotor There is another application of the WDT, which is used as a simple, long period timer. When the CONFIG bits WDTEN[3:0] (CONFIG4[7:4]) is FH, the WDT is initialized as a general purpose timer. In this mode, WDTR and WIDPD are fully accessed via software. Figure 6.6-2 Watchdog Timer Block Diagram The WDT starts running by setting WDTR as 1 and halts by clearing WDTR as 0. The WDTF flag will be set while the WDT completes the selected time interval. The software polls the WDTF flag to detect a time-out. An interrupt will occur if the individual interrupt EWDT (EIE0.4) and global interrupt enable EA is set. WDT will continue counting. User should clear WDTF and wait for the next overflow by polling WDTF flag or waiting for the interrupt occurrence. In some application of low power consumption, the CPU usually stays in Idle mode when nothing needs to be served to save power consumption. After a while the CPU will be woken up to check if anything needs to be served at an interval of programmed period implemented by Timer 0~3. However, the current consumption of Idle mode still keeps at a "mA" level. To further reducing the current consumption to "uA" level, the CPU should stay in Power-down mode when nothing needs to be served, and has the ability of waking up at a programmable interval. The MS51 is equipped with this useful function by WDT waking up. It provides a very low power internal oscillator 10 kHz as the clock source of the WDT. It is also able to count under Power-down mode and wake CPU up. The demo code to accomplish this feature is shown below. #### 6.6.3 **Register Description** nuvoton # WDCON - Watchdog Timer Control | Regiser | Address | Reset Value | |---------|------------------------------|-------------------------------------------------------| | WDCON | AAH, all pages, TA protected | POR 0000_0111b<br>WDT 0000_1UUUb<br>Others 0000_UUUUb | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|---|-----------|---| | WDTR | WDCLR | WDTF | WIDPD | WDTRF | | WDPS[2:0] | | | R/W | R/W | R/W | R/W | R/W | | R/W | | | Bit | Name | Description | |-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | WDTR | WDT Run This bit is valid only when control bits in WDTEN[3:0] (CONFIG4[7:4]) are all 1. At this time, WDT works as a general purpose timer. 0 = WDT Disabled. 1 = WDT Enabled. The WDT counter starts running. | | 6 | WDCLR | WDT Clear Setting this bit will reset the WDT count to 00H. It puts the counter in a known state and prohibit the system from unpredictable reset. The meaning of writing and reading WDCLR bit is different. Writing: 0 = No effect. 1 = Clearing WDT counter. Reading: 0 = WDT counter is completely cleared. 1 = WDT counter is not yet cleared. | | 5 | WDTF | WDT Time-Out Flag This bit indicates an overflow of WDT counter. This flag should be cleared by software. | | 4 | WIDPD | WDT Running in Idle or Power-Down Mode This bit is valid only when control bits in WDTEN[3:0] (CONFIG4[7:4]) are all 1. It decides whether WDT runs in Idle or Power-down mode when WDT works as a general purpose timer. 0 = WDT stops running during Idle or Power-down mode. 1 = WDT keeps running during Idle or Power-down mode. | | 3 | WDTRF | WDT Reset Flag When the CPU is reset by WDT time-out event, this bit will be set via hardware. This flag is recommended to be cleared via software after reset. | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | | WDT Clock Pre-Scalar Select These bits determine the pre-scale of WDT clock from 1/1 through 1/256. See <u>Table 6.6-1</u> . The default is the maximum pre-scale value. | ## Note: - 1. WDTRF will be cleared after power-on reset, be set after WDT reset, and remains unchanged after any other resets. - 2. WDPS[2:0] are all set after power-on reset and keep unchanged after any reset other than power-on reset. # 6.7 Self Wake-Up Timer (WKT) #### 6.7.1 Overview nuvoton The MS51 has a dedicated Self Wake-up Timer (WKT), which serves for a periodic wake-up timer in low power mode or for general purpose timer. WKT remains counting in Idle or Power-down mode. When WKT is being used as a wake-up timer, a start of WKT can occur just prior to entering a power management mode. WKT has one clock source, internal 10 kHz. Note that the system clock frequency must be twice over WKT clock. If WKT starts counting, the selected clock source will remain active once the device enters Idle or Power-down mode. Note that the selected clock source of WKT will not automatically enabled along with WKT configuration. User should manually enable the selected clock source and waiting for stability to ensure a proper operation. The WKT is implemented simply as a 8-bit auto-reload, up-counting timer with pre-scale 1/1 to 1/2048 selected by WKPS[2:0] (WKCON[2:0]). User fills the reload value into RWK register to determine its overflow rate. The WKTR (WKCON.3) can be set to start counting. When the counter rolls over FFH, WKTF (WKCON.4) is set as 1 and a reload is generated and causes the contents of the RWK register to be reloaded into the internal 8-bit counter. If EWKT (EIE1.2) is set as 1, WKT interrupt service routine will be served. #### 6.7.2 **Block Diagram** Figure 6.7-1 Self Wake-Up Timer Block Diagram #### 6.7.3 **Register Description** ## WKCON - Self Wake-up Timer Control | Regiser | | | Address | | | Reset Value | | | |---------|---|---|----------------|------|---|-------------|---|--| | WKCON | | | 8FH, all pages | | | 0000_0000b | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | - | - | - | WKTF | WKTR | | WKPS[2:0] | | | | - | - | - | R/W | R/W | | R/W | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | - | Reserved | | 4 | WKTF | WKT Overflow Flag This bit is set when WKT overflows. If the WKT interrupt and the global interrupt are enabled, setting this bit will make CPU execute WKT interrupt service routine. This bit is not automatically cleared via hardware and should be cleared via software. | | Bit | Name | Description | | | | | |-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 3 | WKTR | WKT Run Control | | | | | | | | 0 = WKT is halted. | | | | | | | | 1 = WKT starts running. | | | | | | | | Note that the reload register RWK can only be written when WKT is halted (WKTR bit is 0). If WKT is written while WKTR is 1, result is unpredictable. | | | | | | 2:0 | WKPS[2:0] | WKT Pre-Scalar | | | | | | | | These bits determine the pre-scale of WKT clock. | | | | | | | | 000 = 1/1. | | | | | | | | 001 = 1/4. | | | | | | | | 010 = 1/16. | | | | | | | | 011 = 1/64. | | | | | | | | 100 = 1/256. | | | | | | | | 101 = 1/512. | | | | | | | | 110 = 1/1024. | | | | | | | | 111 = 1/2048. | | | | | nuvoTon # RWK - Self Wake-up Timer Reload Byte | | Regiser | | Address | | | Reset Value | | | |-----|----------|--|----------------|---|--|-------------|--|--| | RWK | | | 86H, all pages | | | 0000_0000b | | | | 7 | 7 6 5 | | | 3 | | 2 1 0 | | | | | RWK[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | | |-----|----------|---------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | RWK[7:0] | VKT Reload Byte | | | | | It holds the 8-bit reload value of WKT. Note that RWK should not be FFH if the pre-scale is 1/1 for implement limitation. | | # 6.8 Serial Port (UART0 & UART1) ### 6.8.1 Overview The MS51 includes two enhanced full duplex serial ports enhanced with automatic address recognition and framing error detection. As control bits of these two serial ports are implemented the same. Generally speaking, in the following contents, there will not be any reference to serial port 1, but only to serial port 0. Each serial port supports one synchronous communication mode, Mode 0, and three modes of full duplex UART (Universal Asynchronous Receiver and Transmitter), Mode 1, 2, and 3. This means it can transmit and receive simultaneously. The serial port is also receiving-buffered, meaning it can commence reception of a second byte before a previously received byte has been read from the register. The receiving and transmitting registers are both accessed at SBUF. Writing to SBUF loads the transmitting register, and reading SBUF accesses a physically separate receiving register. There are four operation modes in serial port. In all four modes, transmission initiates by any instruction that uses SBUF as a destination register. # 6.8.2 Functional Description ### 6.8.2.1 Operating Mode ## Mode 0 Mode 0 provides synchronous communication with external devices. Serial data centers and exits through RXD pin. TXD outputs the shift clocks. 8-bit frame of data are transmitted or received. Mode 0 therefore provides half-duplex communication because the transmitting or receiving data is via the same data line RXD. The baud rate is enhanced to be selected as $F_{SYS}/12$ if SM2 (SCON.5) is 0 or as $F_{SYS}/2$ if SM2 is 1. Note that whenever transmitting or receiving, the serial clock is always generated by the MCU. Thus any device on the serial port in Mode 0 should accept the MCU as the master. Figure 6.8-1 shows the associated timing of the serial port in Mode 0. Figure 6.8-1 Serial Port Mode 0 Timing Diagram As shown there is one bi-directional data line (RXD) and one shift clock line (TXD). The shift clocks are used to shift data in or out of the serial port controller bit by bit for a serial communication. Data bits enter or emit LSB first. The band rate is equal to the shift clock frequency. Transmission is initiated by any instruction writes to SBUF. The control block will then shift out the clocks and begin to transfer data until all 8 bits are complete. Then the transmitted flag TI (SCON.1) will be set 1 to indicate one byte transmitting complete. Reception is initiated by the condition REN (SCON.4) = 1 and RI (SCON.0) = 0. This condition tells the serial port controller that there is data to be shifted in. This process will continue until 8 bits have been received. Then the received flag RI will be set as 1. User can clear RI to triggering the next byte reception. ### Mode 1 nuvotor Mode 1 supports asynchronous, full duplex serial communication. The asynchronous mode is commonly used for communication with PCs, modems or other similar interfaces. In Mode 1, 10 bits are transmitted through TXD or received through RXD including a start bit (logic 0), 8 data bits (LSB first) and a stop bit (logic 1). The baud rate is determined by the Timer 1. SMOD (PCON.7) setting 1 makes the baud rate double. Figure 6.8-2 shows the associated timings of the serial port in Mode 1 for transmitting and receiving. Figure 6.8-2 Serial Port Mode 1 Timing Diagram Transmission is initiated by any writing instructions to SBUF. Transmission takes place on TXD pin. First the start bit comes out, the 8-bit data follows to be shifted out and then ends with a stop bit. After the stop bit appears, TI (SCON.1) will be set to indicate one byte transmission complete. All bits are shifted out depending on the rate determined by the baud rate generator. Once the baud rate generator is activated and REN (SCON.4) is 1, the reception can begin at any time. Reception is initiated by a detected 1-to-0 transition at RXD. Data will be sampled and shifted in at the selected baud rate. In the midst of the stop bit, certain conditions should be met to load SBUF with the received data: - 1. RI (SCON.0) = 0, and - 2. Either SM2 (SCON.5) = 0, or the received stop bit = 1 while SM2 = 1 and the received data matches "Given" or "Broadcast" address. (For enhancement function, see Section 6.8.2.4 "Multiprocessor Communication" and Section 6.8.2.5 "Automatic Address Recognition".) If these conditions are met, then the SBUF will be loaded with the received data, the RB8 (SCON.2) with stop bit, and RI will be set. If these conditions fail, there will be no data loaded and RI will remain 0. After above receiving progress, the serial control will look forward another 1-to-0 transition on RXD pin to start next data reception. ### Mode 2 Mode 2 supports asynchronous, full duplex serial communication. Different from Mode1, there are 11 bits to be transmitted or received. They are a start bit (logic 0), 8 data bits (LSB first), a programmable 9<sup>th</sup> bit TB8 or RB8 bit and a stop bit (logic 1). The most common use of 9<sup>th</sup> bit is to put the parity bit in it or to label address or data frame for multiprocessor communication. The baud rate is fixed as 1/32 or 1/64 the system clock frequency depending on SMOD (PCON.7) bit. <u>Figure 6.8-3</u> shows the associated timings of the serial port in Mode 2 for transmitting and receiving. Figure 6.8-3 Serial Port Mode 2 and 3 Timing Diagram Transmission is initiated by any writing instructions to SBUF. Transmission takes place on TXD pin. First the start bit comes out, the 8-bit data and bit TB8 (SCON.3) follows to be shifted out and then ends with a stop bit. After the stop bit appears, TI will be set to indicate the transmission complete. While REN is set, the reception is allowed at any time. A falling edge of a start bit on RXD will initiate the reception progress. Data will be sampled and shifted in at the selected baud rate. In the midst of the stop bit, certain conditions should be met to load SBUF with the received data: - 1. RI (SCON.0) = 0, and - 2. Either SM2 (SCON.5) = 0, or the received 9th bit = 1 while SM2 = 1 and the received data matches "Given" or "Broadcast" address. (For enhancement function, see Section 6.8.2.4"Multiprocessor Communication" and Section 6.8.2.5 "Automatic Address Recognition".) If these conditions are met, the SBUF will be loaded with the received data, the RB8(SCON.2) with the received 9th bit and RI will be set. If these conditions fail, there will be no data loaded and RI will remain 0. After above receiving progress, the serial control will look forward another 1-to-0 transition on RXD pin to start next data reception. ### Mode 3 nuvotor Mode 3 has the same operation as Mode 2, except its baud rate clock source uses Timer 1 overflows as its baud rate clocks. See Figure 6.8-3 for timing diagram of Mode 3. It has no difference from Mode 2. #### 6.8.2.2 Baud Rate The baud rate source and speed for different modes of serial port is quite different from one another. All cases are listed in Table 6.8-1 Serial Port UARTO Mode / baudrate Description. The user should calculate the baud rate according to their system configuration. In Mode 1 or 3, the baud rate clock source of UART0 can be selected from Timer 1 or Timer 3. User can select the baud rate clock source by BRCK (T3CON.5). For UART1, its baud rate clock comes only from Timer 3 as its unique clock source. When using Timer 1 as the baud rate clock source, note that the Timer 1 interrupt should be disabled. Timer 1 itself can be configured for either "Timer" or "Counter" operation. It can be in any of its three running modes. However, in the most typical applications, it is configured for "Timer" operation, in the auto-reload mode (Mode 2). If using Timer 3 as the baud rate generator, its interrupt should also be disabled. Following shows all UART mode and baudrate fomula: nuvoTon | Mode | Frame<br>Bits | SM0 / SM1<br>(SCON[7:6]) | SM2<br>(SCON[5]) | SMOD<br>(PCON[7]) | Baud Rate | | | |----------|---------------|--------------------------|------------------|----------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--| | 0 | 0 | 00 | 0 | | FSYS divided by 12 | | | | 0 | 8 | 00 | 1 | - | FSYS divided by 2 | | | | | | | | | Time1<br>TM1 CKCON[3] = 0 | $\frac{1}{32} \times \frac{F_{SYS}}{12 \times (256\text{-TH1})}$ | | | | | | | 0 | Time1<br>TM1 CKCON[3] = 1 | $\frac{1}{32} \times \frac{F_{SYS}}{(256-TH1)}$ | | | 1 | 10 | 01 | _ | | Timer 3 $\frac{1}{3}$ | 1 × F <sub>SYS</sub><br>2 × Pre-scale×(65536- (256×RH3+RL3) ) | | | , | 10 | 01 | | | Time1<br>TM1 CKCON[3] = 0 | $\frac{1}{16} \times \frac{F_{SYS}}{12 \times (256 - TH1)}$ | | | | | | | 1 | Time1<br>TM1 CKCON[3] = 1 | $\frac{1}{16} \times \frac{F_{SYS}}{(256-TH1)}$ | | | | | | | | Timer 3 $\frac{1}{10}$ | $\frac{1}{6} \times \frac{F_{SYS}}{Pre-scale \times (65536-(256 \times RH3 + RL3))}$ | | | 2 | 11 | 10 | | 0 | FSYS divided by 64 | | | | 2 | 11 | 10 | | 1 | FSYS divided by 32 | | | | | | | | | Time 1 <sup>[1]</sup><br>TM1 CKCON[3] = 0 | $\frac{1}{32} \times \frac{F_{\text{SYS}}}{12 \times (256 \text{-TH1})}$ | | | | | | | 0 | Time 1 [1]<br>TM1 CKCON[3] = 1 | $\frac{1}{32} \times \frac{F_{\text{SYS}}}{(256\text{-TH1})}$ | | | 3 | 11 | 11 | _ | | Timer 3 $\frac{1}{3}$ | 1 × F <sub>SYS</sub><br>2 × Pre-scale×(65536-(256×RH3+RL3)) | | | | | - | | Time1 [1] TM1 CKCON[3] = 0 | $\frac{1}{16} \times \frac{F_{\text{SYS}}}{12 \times (256 \cdot \text{TH1})}$ | | | | | | | | 1 | Time1 <sup>[1]</sup><br>TM1 CKCON[3] = 1 | $\frac{1}{16} \times \frac{F_{\text{SYS}}}{(256 \text{-TH1})}$ | | | | | | | | Timer 3 1 | 1<br>6 × Fre-scale×(65536-(256×RH3+RL3)) | | | te: Time | er 1 shou | ıld configured | d as a timer i | n auto-reloa | d mode (Mode 2). | | | Table 6.8-1 Serial Port UART0 Mode / baudrate Description | Mode | Frame<br>Bits | SM0_1 / SM1_1<br>(S1CON[7:6]) | SMOD_1<br>(T3CON[7]) | Baud Rate | | |------|---------------|-------------------------------|----------------------|--------------|-------------------------------------------------------------------------------------------------| | 0 | 8 | 00 | - | FSYS divided | by 12 | | 1 | 40 | 04 | 0 | Timer 3 | $\frac{1}{32} \times \frac{F_{\text{SYS}}}{\text{Pre-scale}(65536(256 \times \text{RH3+RL3}))}$ | | 1 | 10 | 01 | 1 | Timer 3 | $\frac{1}{16} \times \frac{F_{SYS}}{\text{Pre-scale}(65536(256 \times RH3 + RL3))}$ | | 2 | 11 | 40 | 0 | FSYS divided | by 64 | | 2 | 11 | 10 | 1 | FSYS divided | by 32 | | 2 | 11 | 44 | 0 | Timer 3 | $\frac{1}{32} \times \frac{F_{\text{SYS}}}{\text{Pre-scale}(65536(256 \times \text{RH3+RL3}))}$ | | 3 | 3 11 | 11 | 1 | Timer 3 | 1/16 × F <sub>SYS</sub> F <sub>SYS</sub> Pre-scalex(65536(256xRH3+RL3)) | Table 6.8-2 Serial Port UART1 Mode / baudrate Description Sample code: we list the most popular UART setting Mode 1 initial step as following: Serial port 0 (**UART0**) use **timer 1** as baudrate generator: Formula is $\frac{1}{16} \times \frac{F_{SYS}}{(256\text{-TH1})}$ ``` SCON = 0x50; //UARTO Mode1, REN=1, TI=1 TMOD |= 0x20; //Timer1 set to Mode2 auto reload mode (must) PCON |= 0x80; //UARTO Double Rate Enable CKCON |= 0x10; //Timer 1 as clock source T3CON &= 0xDF; //Timer1 as UARTO clock source TH1 = value; TR1=1; ``` Serial port 0 (UART0) use Timer 3 as baudrate generator: Formula is ``` F_{SYS} 16 × Pre-scale (65536 (256 × RH3 + RL3)) ``` nuvoton ``` SCON = 0x50; //UARTO Model, REN=1, TI=1 //UARTO Double Rate Enable PCON \mid = 0x80; T3CON &= 0xF8; //(Prescale=1) T3CON |= 0x20; //UARTO baud rate clock source = Timer3 RH3 = value high byte RL3 = value low byte T3CON| = 0x08; //Trigger Timer3 ``` Serial port 1 (UART1) use Timer 3 as baudrate generator: Fomula is ``` F_{SYS} 16 × Pre-scale (65536 (256 × RH3 + RL3)) ``` | $SCON_1 = 0x52;$ | //UART1 Mode1, REN_1=1, TI_1=1 | |------------------|----------------------------------------| | T3CON = 0xF8; | //T3PS2=0,T3PS1=0,T3PS0=0(Prescale=1), | RH3 = value high byte RL3 = value low byte T3CON = 0x08; nuvoton Following list some popular baudrate value base on different Fsys and the deviation value: | Fsys Value | Baud Rate | TH1 Value (Hex) | RH3,RL3 Value (Hex) | Baudrate Deviation | |------------|-----------|-----------------|---------------------|--------------------| | | 4800 | 64<br>(SMOD=0) | FEC8 | 0.160256% | | | 9600 | 64 | FF64 | 0.160256% | | | 19200 | B2 | FFB2 | 0.160256% | | | 38400 | D9 | FFD9 | 0.160256% | | | 57600 | E6 | FFE6 | 0.160256% | | | 115200 | F3 | FFF3 | 0.160256% | | | 150000 | F6 | FFF6 | 0.000000% | | 24MHz | 166666 | F7 | FFF7 | 0.000400% | | 241/11 12 | 187500 | F8 | FFF8 | 0.000000% | | | 214285 | F9 | FFF9 | 0.000333% | | | 250000 | FA | FFFA | 0.000000% | | | 300000 | FB | FFFB | 0.000000% | | | 375000 | FC | FFFC | 0.000000% | | | 500000 | FD | FFFD | 0.000000% | | | 750000 | FE | FFFE | 0.000000% | | | 1500000 | FF | FFFF | 0.000000% | | | 4800 | 30 | FF30 | 0.160256% | | | 9600 | 98 | FF98 | 0.160256% | | | 19200 | CC | FFCC | 0.160256% | | | 38400 | E6 | FFE6 | 0.160256% | | | 57600 | EF | FFEF | 2.124183% | | 16MHz | 115200 | F7 | FFF7 | -3.549383% | | | 200000 | FB | FFFB | 0.000000% | | | 250000 | FC | FFFC | 0.000000% | | | 333333 | FD | FFFD | 0.000100% | | | 500000 | FE | FFFE | 0.000000% | | | 1000000 | FF | FFFF | 0.000000% | #### 6.8.2.3 Framing Error Detection Framing error detection is provided for asynchronous modes. (Mode 1, 2, or 3.) The framing error occurs when a valid stop bit is not detected due to the bus noise or contention. The UART can detect a framing error and notify the software. The framing error bit, FE, is located in SCON.7. This bit normally serves as SM0. While the framing error accessing enable bit SMOD0 (PCON.6) is set 1, it serves as FE flag. Actually, SM0 and FE locate in different registers. The FE bit will be set 1 via hardware while a framing error occurs. FE can be checked in UART interrupt service routine if necessary. Note that SMOD0 should be 1 while reading or writing to FE. If FE is set, any following frames received without frame error will not clear the FE flag. The clearing has to be done via software. ### 6.8.2.4 Multiprocessor Communication The MS51 multiprocessor communication feature lets a master device send a multiple frame serial message to a slave device in a multi-slave configuration. It does this without interrupting other slave devices that may be on the same serial line. This feature can be used only in UART Mode 2 or 3. User can enable this function by setting SM2 (SCON.5) as logic 1 so that when a byte of frame is received, the serial interrupt will be generated only if the 9<sup>th</sup> bit is 1. (For Mode 2, the 9<sup>th</sup> bit is the stop bit.) When the SM2 bit is 1, serial data frames that are received with the 9<sup>th</sup> bit as 0 do not generate an interrupt. In this case, the 9<sup>th</sup> bit simply separates the slave address from the serial data. When the master device wants to transmit a block of data to one of several slaves on a serial line, it first sends out an address byte to identify the target slave. Note that in this case, an address byte differs from a data byte. In an address byte, the 9<sup>th</sup> bit is 1 and in a data byte, it is 0. The address byte interrupts all slaves so that each slave can examine the received byte and see if it is addressed by its own slave address. The addressed slave then clears its SM2 bit and prepares to receive incoming data bytes. The SM2 bits of slaves that were not addressed remain set, and they continue operating normally while ignoring the incoming data bytes. Follow the steps below to configure multiprocessor communications: - 1. Set all devices (masters and slaves) to UART Mode 2 or 3. - 2. Write the SM2 bit of all the slave devices to 1. - The master device's transmission protocol is: First byte: the address, identifying the target slave device, $(9^{th} \text{ bit} = 1)$ . Next bytes: data, $(9^{th} \text{ bit} = 0)$ . - 4. When the target slave receives the first byte, all of the slaves are interrupted because the 9<sup>th</sup> data bit is 1. The targeted slave compares the address byte to its own address and then clears its SM2 bit to receiving incoming data. The other slaves continue operating normally. - 5. After all data bytes have been received, set SM2 back to 1 to wait for next address. SM2 has no effect in Mode 0, and in Mode 1 can be used to check the validity of the stop bit. For Mode 1 reception, if SM2 is 1, the receiving interrupt will not be issue unless a valid stop bit is received. ### 6.8.2.5 Automatic Address Recognition The automatic address recognition is a feature, which enhances the multiprocessor communication feature by allowing the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address, which passes by the serial port. Only when the serial port recognizes its own address, the receiver sets RI bit to request an interrupt. The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled, SM2 is set. If desired, user may enable the automatic address recognition feature in Mode 1. In this configuration, the stop bit takes the place of the ninth data bit. RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit. Using the automatic address recognition feature allows a master to selectively communicate with one or more slaves by invoking the "Given" slave address or addresses. All of the slaves may be contacted by using the "Broadcast" address. Two SFR are used to define the slave address, SADDR, and the slave address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address, which the master will use for addressing each of the slaves. Use of the "Given" address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme. #### Example 1, slave 0: SADDR = 11000000b <u>SADEN = 11111101b</u> Given = 110000X0b ### Example 2, slave 1: SADDR = 11000000b SADEN = 11111110b Given = 1100000Xb In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires 0 in bit 0 and it ignores bit 1. Slave 1 requires 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires 0 in bit 1. A unique address for slave 1 would be 11000001b since 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address, which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 11000000b as their "Broadcast" address. In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0: #### Example 1, slave 0: SADDR = 11000000b SADEN = 11111001b Given = 11000XX0b # Example 2, slave 1: SADDR = 11100000b SADEN = 11111010b Given = 11100X0Xb #### Example 3, slave 2: SADDR = 11000000b <u>SADEN = 11111100b</u> Given = 110000XXb In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 11100110b. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 11100101b. Slave 2 requires that bit 2 = 0 and its unique address is 11100011b. To select Slaves 0 and 1 and exclude Slave 2 use address 11100100b, since it is necessary to make bit 2 = 1 to exclude slave 2. The "Broadcast" address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are treated as "don't-cares", e.g.: SADDR = 01010110b <u>SADEN = 111111100b</u> Broadcast = 1111111Xb The use of don't-care bits provides flexibility in defining the Broadcast address, however in most applications, interpreting the "don't-cares" as all ones, the broadcast address will be FFH. On reset, SADDR and SADEN are initialized to 00H. This produces a "Given" address of all "don't cares" as well as a "Broadcast" address of all XXXXXXXXX (all "don't care" bits). This ensures that the serial port will reply to any address, and so that it is backwards compatible with the standard 80C51 microcontrollers that do not support automatic address recognition. # 6.8.3 Register Description # **SCON - Serial Port Control** | Regiser | Address | Reset Value | |---------|---------------------------------|-------------| | SCON | 98H, all pages, Bit addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|-----| | SM0/FE | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | R/W | Bit | Name | Description | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SM0/FE | Serial port mode select | | 6 | SM1 | SMOD0 (PCON.6) = 0: See Table 6.8-1 Serial Port UART0 Mode / baudrate Description for details. SMOD0 (PCON.6) = 1: SM0/FE bit is used as frame error (FE) status flag. It is cleared by software. 0 = Frame error (FE) did not occur. 1 = Frame error (FE) occurred and detected. | | 5 | SM2 | Multiprocessor communication mode enable The function of this bit is dependent on the serial port 0 mode. Mode 0: This bit select the baud rate between FSYS/12 and FSYS/2. 0 = The clock runs at FSYS/12 baud rate. It maintains standard 8051compatibility. 1 = The clock runs at FSYS/2 baud rate for faster serial communication. Mode 1: This bit checks valid stop bit. 0 = Reception is always valid no matter the logic level of stop bit. 1 = Reception is valid only when the received stop bit is logic 1 and the received data matches "Given" or "Broadcast" address. Mode 2 or 3: For multiprocessor communication. 0 = Reception is always valid no matter the logic level of the 9th bit. 1 = Reception is valid only when the received 9th bit is logic 1 and the received data matches "Given" or "Broadcast" address. | nuvoTon | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | REN | Receiving enable 0 = Serial port 0 reception Disabled. 1 = Serial port 0 reception Enabled in Mode 1,2, or 3. In Mode 0, reception is initiated by the condition REN = 1 and RI = 0. | | 3 | TB8 | 9th transmitted bit This bit defines the state of the 9th transmission bit in serial port 0 Mode 2 or 3. It is not used in Mode 0 or 1. | | 2 | RB8 | 9th received bit The bit identifies the logic level of the 9th received bit in serial port 0 Mode 2 or 3. In Mode 1, RB8 is the logic level of the received stop bit. SM2 bit as logic 1 has restriction for exception. RB8 is not used in Mode 0. | | 1 | TI | Transmission interrupt flag This flag is set by hardware when a data frame has been transmitted by the serial port 0 after the 8th bit in Mode 0 or the last data bit in other modes. When the serial port 0 interrupt is enabled, setting this bit causes the CPU to execute the serial port 0 interrupt service routine. This bit should be cleared manually via software. | | 0 | RI | Receiving interrupt flag This flag is set via hardware when a data frame has been received by the serial port 0 after the 8th bit in Mode 0 or after sampling the stop bit in Mode 1, 2, or 3. SM2 bit as logic 1 has restriction for exception. When the serial port 0 interrupt is enabled, setting this bit causes the CPU to execute to the serial port 0 interrupt service routine. This bit should be cleared manually via software. | # SCON\_1 - Serial Port 1 Control | Regiser | Address | Reset Value | | |---------|--------------------------------|-------------|--| | SCON_1 | F8H, all page, bit addressable | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------|-------|-------|-------|-------|------|------| | SM0_1/FE_1 | SM1_1 | SM2_1 | REN_1 | TB8_1 | RB8_1 | TI_1 | RI_1 | | R/W | Bit | Name | Description | |-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | CMO 4/FF 4 | Corried months and a colored | | 7 | SM0_1/FE_1 | Serial port 1 mode select<br>SMOD0_1 (T3CON.6) = 0: | | 6 | SM1_1 | See Table 6.8-2 Serial Port UART1 Mode / baudrate Description for details. | | | | SMOD0_1 (T3CON.6) = 1: | | | | SM0_1/FE_1 bit is used as frame error (FE) status flag. It is cleared by software. | | | | 0 = Frame error (FE) did not occur. | | | | 1 = Frame error (FE) occurred and detected. | | 5 | SM2_1 | Multiprocessor communication mode enable | | | | The function of this bit is dependent on the serial port 1 mode. | | | | Mode 0: | | | | No effect. | | | | Mode 1: | | | | This bit checks valid stop bit. | | | | 0 = Reception is always valid no matter the logic level of stop bit. | | | | 1 = Reception is valid only when the received stop bit is logic 1 and the received data matches "Given" or "Broadcast" address. | | | | Mode 2 or 3: | | | | For multiprocessor communication. | | | | 0 = Reception is always valid no matter the logic level of the 9 <sup>th</sup> bit. | | | | 1 = Reception is valid only when the received 9th bit is logic 1 andthe received data matches "Given" or "Broadcast" address. | | 4 | REN_1 | Receiving enable | | | | 0 = Serial port 1 reception Disabled. | | | | 1 = Serial port 1 reception Enabled in Mode 1,2, or 3. In Mode 0, reception is initiated by the condition REN_1 = 1 and RI_1 = 0. | | 3 | TB8_1 | 9 <sup>th</sup> transmitted bit | | | | This bit defines the state of the $9^{th}$ transmission bit in serial port 1 Mode 2 or 3. It is not used in Mode 0 or 1. | | 2 | RB8_1 | 9 <sup>th</sup> received bit | | | | The bit identifies the logic level of the 9 <sup>th</sup> received bit in serial port 1 Mode 2 or 3. In Mode 1, RB8_1 is the logic level of the received stop bit. SM2_1 bit as logic 1 has restriction for exception. RB8_1 is not used in Mode 0. | nuvoTon | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | TI_1 | Transmission interrupt flag This flag is set by hardware when a data frame has been transmitted by the serial port 1 after the 8 <sup>th</sup> bit in Mode 0 or the last data bit in other modes. When the serial port 1 interrupt is enabled, setting this bit causes the CPU to execute the serial port 1 interrupt service routine. This bit must be cleared manually via software. | | 0 | RI_1 | Receiving interrupt flag This flag is set via hardware when a data frame has been received by the serial port 1 after the 8 <sup>th</sup> bit in Mode 0 or after sampling the stop bit in Mode 1, 2, or 3. SM2_1 bit as logic 1 has restriction for exception. When the serial port 1 interrupt is enabled, setting this bit causes the CPU to execute to the serial port 1 interrupt service routine. This bit must be cleared manually via software. | # PCON - Power Control | Regiser | Address | Reset Value | | | |---------|----------------|--------------------------------------|--|--| | PCON | 87H, all pages | POR, 0001_0000b<br>Others,000U_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-----|-----|-----|-----|-----|-----| | SMOD | SMOD0 | LPR | POF | GF1 | GF0 | PD | IDL | | R/W | R/W | RW | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SMOD | Serial Port 0 Double Baud Rate Enable Setting this bit doubles the serial port baud rate when UART0 is in Mode 2 or when Timer 1 overflow is used as the baud rate source of UART0 Mode 1 or 3. See Table 6.8-1 Serial Port UART0 Mode / baudrate Description for details. | | 6 | | Serial Port 0 Framing Error Flag Access Enable 0 = SCON.7 accesses to SM0 bit. 1 = SCON.7 accesses to FE bit. | # T3CON - Timer 3 Control | Regiser | Address | Reset Value | | | |---------|-------------|-------------|--|--| | T3CON | C4H, Page 0 | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---------|------|-----|-----|-----------|---|---|--| | SMOD_1 | SMOD0_1 | BRCK | TF3 | TR3 | T3PS[2:0] | | | | | R/W | R/W | R/W | R/W | R/W | R/W | | | | | Bit | Name | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SMOD_1 | Serial Port 1 Double Baud Rate Enable Setting this bit doubles the serial port baud rate when UART1 is in Mode 2. See Table 6.8-1 Serial Port UART0 Mode / baudrate Description for details. | | 6 | SMOD0_1 | Serial Port 1 Framing Error Access Enable 0 = S1CON.7 accesses to SM0_1 bit. 1 = S1CON.7 accesses to FE_1 bit. | # SBUF - Serial Port 0 Data Buffer | | Regiser | | Address | | | Reset Value | | | | |------|-----------|---|---------------------------|---|--|-------------|--|--|--| | SBUF | | | 99H, all pages 0000_0000b | | | b | | | | | 7 | 6 | 5 | 4 | 3 | | 2 1 0 | | | | | | SBUF[7:0] | | | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | |-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | SBUF[7:0] | Serial Port 0 Data Buffer | | | | This byte actually consists two separate registers. One is the receiving resister, and the other is the transmitting buffer. When data is moved to SBUF, it goes to the transmitting buffer and is shifted for serial transmission. When data is moved from SBUF, it comes from the receiving register. | | | | The transmission is initiated through giving data to SBUF. | # SBUF\_1 - Serial Port 1 Data Buffer | | Regiser | | Address Reset Value | | | е | | | |------------|---------|---|---------------------|---------|-----------------|---|---|---| | | SBUF_1 | | 9AH, al | l pages | ages 0000_0000b | | | b | | 7 | 6 | 5 | 4 | 3 | 2 | 2 | 1 | 0 | | SBUF1[7:0] | | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | |-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | SBUF1[7:0] | Serial Port 1 Data Buffer | | | | This byte actually consists two separate registers. One is the receiving resister, and the other is the transmitting buffer. When data is moved to SBUF1, it goes to the transmitting buffer and is shifted for serial transmission. When data is moved from SBUF1, it comes from the receiving register. The transmission is initiated through giving data to SBUF1. | # IE – Interrupt Enable (Bit-addressable) | Regiser | Address | Reset Value | |---------|---------------------------------|-------------| | IE | A8H, all pages, bit addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|------|------|-----|-----|-----|-----|-----| | EA | EADC | EBOD | ES | ET1 | EX1 | ET0 | EX0 | | R/W | Bit | Name | Description | | | | |-----|------|----------------------------------------------------------------|--|--|--| | 4 | ES | Enable Serial Port 0 Interrupt | | | | | | | Serial port 0 interrupt Disabled. | | | | | | | 1 = Interrupt generated by TI (SCON.1) or RI (SCON.0) Enabled. | | | | **EIE1 – Extensive Interrupt Enable 1** | Regiser | Address | Reset Value | |---------|----------------|-------------| | EIE1 | 9CH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|------|------|-----|-----| | EFB1 | EPWM1 | El2C1 | ESPI1 | EHFI | EWKT | ET3 | ES1 | | R/W | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ES1 | Enable Serial Port 1 Interrupt 0 = Serial port 1 interrupt Disabled. 1 = Serial port 1 Interrupt Enable. When interrupt generated TI_1 (S1CON.1) or RI_1 (S1CON.0) set 1. | # SADDR - Slave 0 Address | Regiser | | | Address | | | Reset Value | | | |---------|------------|---|----------------|---|---|-------------|---|--| | SADDR | | | A9H, all pages | | | 0000_0000b | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SADDR[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------------|------------------------------------------------------------------------------------------------------| | 7:0 | SADDR[7:0] | Slave 0 Address | | | | This byte specifies the microcontroller's own slave address for UATR0 multi-processor communication. | # SADEN - Slave 0 Address Mask | | Reset Value | | |----------------------|-------------|--| | SADEN B9H, all pages | 0000_0000 b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|---|---|---|---|---|---|---| | SADEN[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | | Slave 0 Address Mask This byte is a mask byte of UARTO that contains "don't-care" bits (defined by zeros) to form the device's "Given" address. The don't-care bits provide the flexibility to address one or more slaves at a time. | # SADDR1 - Slave 1 Address | Regiser | | | Address | | | Reset Value | | | |-------------|--|--|----------------|---|---|-------------|--|--| | SADDR_1 | | | BBH, all pages | | | 0000_0000 b | | | | 7 6 5 | | | 4 | 3 | 2 | 2 1 0 | | | | SADDR1[7:0] | | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | | |-----|-------------|------------------------------------------------------------------------------------------------------|--| | 7:0 | SADDR1[7:0] | lave 1 Address | | | | | This byte specifies the microcontroller's own slave address for UART1 multi-processor communication. | | # SADEN1 - Slave 1 Address Mask | Regiser | | Address | | | Reset Value | | | |---------|-------------|----------------|---|---|-------------|---|---| | SADEN_1 | | BAH, all pages | | | 0000_0000 b | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | SADEN1[7:0] | | | | | | | | | R/W | | | | | | | | Bit | Name | Description | | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | | Slave 1 Address Mask This byte is a mask byte of UART1 that contains "don't-care" bits (defined by zeros) to form the device's "Given" address. The don't-care bits provide the flexibility to address one or more slaves at a time. | | # AUXR1 - Auxiliary Register 1 | Regiser | Address | Reset Value | |---------|----------------|--------------------------------------------------------------------------------------| | AUXR1 | A2H, all pages | POR 0000_0000b,<br>Software 1U00_0000b<br>nRESET pin U100_0000b<br>Others UUU0_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|-------|---|-----|---------|---|-----| | SWRF | RSTPINF | HardF | - | GF2 | UART0PX | 0 | DPS | | R/W | R/W | R/W | - | R/W | R/W | R | R/W | | Bit | Name | Description | | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | UART0PX | Serial Port 0 Pin Exchange 0 = Assign RXD to P0.7 and TXD to P0.6 by default. | | | | | 1 = Exchange RXD to P0.6 and TXD to P0.7. Note that TXD and RXD will exchange immediately once setting or clearing this bit. User should take care of not exchanging pins during transmission or receiving. Or it may cause unpredictable situation and no warning alarms. | | ## 6.9 Serial Peripheral Interface (SPI) ### 6.9.1 Overview The MS51 provides two Serial Peripheral Interface (SPI) block to support high-speed serial communication. SPI is a full-duplex, high-speed, synchronous communication bus between microcontrollers or other peripheral devices such as serial EEPROM, LCD driver, or D/A converter. It provides either Master or Slave mode, high-speed rate, transfer complete and write collision flag. For a multi-master system, SPI supports Master Mode Fault to protect a multi-master conflict. ## 6.9.2 Block Diagram Figure 6.9-1 SPI Block Diagram Figure 6.9-1 SPI Block Diagram shows SPI block diagram. It provides an overview of SPI architecture in this device. The main blocks of SPI are the SPI control register logic, SPI status logic, clock rate control logic, and pin control logic. For a serial data transfer or receiving, The SPI block exists a write data buffer, a shift out register and a read data buffer. It is double buffered in the receiving and transmit directions. Transmit data can be written to the shifter until when the previous transfer is not complete. Receiving logic consists of parallel read data buffer so the shift register is free to accept a second data, as the first received data will be transferred to the read data buffer. ## 6.9.3 Functional Description The four pins of SPI interface are Master-In/Slave-Out (MISO), Master-Out/Slave-In (MOSI), Shift Clock (SPCLK), and Slave Select (SS). The MOSI pin is used to transfer a 8-bit data in series from the Master to the Slave. Therefore, MOSI is an output pin for Master device and an input for Slave. Respectively, the MISO is used to receive a serial data from the Slave to the Master. The SPCLK pin is the clock output in Master mode, but is the clock input in Slave mode. The shift clock is used to synchronize the data movement both in and out of the devices through their MOSI and MISO pins. The shift clock is driven by the Master mode device for eight clock cycles. Eight clocks exchange one byte data on the serial lines. For the shift clock is always produced out of the Master device, the system should never exist more than one device in Master mode for avoiding device conflict. Each Slave peripheral is selected by one Slave Select pin $(\overline{SS})$ . The signal should stay low for any Slave access. When $\overline{SS}$ is driven high, the Slave device will be inactivated. If the system is multi-slave, there should be only one Slave device selected at the same time. In the Master mode MCU, the $\overline{SS}$ pin does not function and it can be configured as a general purpose I/O. However, $\overline{SS}$ can be used as Master Mode Fault detection (see chapter 6.9.3.5 Mode Fault Detection) via software setting if multi-master environment exists. The MS51 also provides auto-activating function to toggle $\overline{SS}$ between each byte-transfer. Figure 6.9-2 SPI Multi-Master, Multi-Slave Interconnection Figure 6.9-2 SPI Multi-Master, Multi-Slave Interconnection shows a typical interconnection of SPI devices. The bus generally connects devices together through three signal wires, MOSI to MOSI, MISO to MISO, and SPCLK to SPCLK. The Master devices select the individual Slave devices by using four pins of a parallel port to control the four $\overline{SS}$ pins. MCU1 and MCU2 play either Master or Slave mode. The $\overline{SS}$ should be configured as Master Mode Fault detection to avoid multi-master conflict. ### Figure 6.9-3 SPI Single-Master, Single-Slave Interconnection Figure 6.9-3 SPI Single-Master, Single-Slave Interconnection shows the simplest SPI system interconnection, single-master and signal-slave. During a transfer, the Master shifts data out to the Slave via MOSI line. While simultaneously, the Master shifts data in from the Slave via MISO line. The two shift registers in the Master MCU and the Slave MCU can be considered as one 16-bit circular shift register. Therefore, while a transfer data pushed from Master into Slave, the data in Slave will also be pulled in Master device respectively. The transfer effectively exchanges the data, which was in the SPI shift registers of the two MCUs. By default, SPI data is transferred MSB first. If the LSBFE (SPCR.5) is set, SPI data shifts LSB first. This bit does not affect the position of the MSB and LSB in the data register. Note that all the following description and figures are under the condition of LSBFE logic 0. MSB is transmitted and received first. There are three SPI registers to support its operations, including SPI control register (SPCR), SPI status register (SPSR), and SPI data register (SPDR). These registers provide control, status, data storage functions, and clock rate selection. The following registers relate to SPI function. | DISMODF | SSOE | Master Mode (MSTR = 1) | Slave Mode (MSTR = 0) | |---------|------|-------------------------|---------------------------| | 0 | Х | SS input for Mode Fault | | | 1 | 0 | General purpose I/O | SS Input for Slave select | | 1 | 1 | Automatic SS output | | Table 6.9-1 Slave Select Pin Configurations #### 6.9.3.1 Operating Modes ### Master Mode NUVOTON The SPI can operate in Master mode while MSTR (SPInCR.4) is set as 1. Only one Master SPI device can initiate transmissions. A transmission always begins by Master through writing to SPInDR. The byte written to SPInDR begins shifting out on MOSI pin under the control of SPCLK. Simultaneously, another byte shifts in from the Slave on the MISO pin. After 8-bit data transfer complete, SPIF (SPInSR.7) will automatically set via hardware to indicate one byte data transfer complete. At the same time, the data received from the Slave is also transferred in SPInDR. User can clear SPIF and read data out of SPInDR. ### Slave Mode When MSTR is 0, the SPI operates in Slave mode. The SPCLK pin becomes input and it will be clocked by another Master SPI device. The SS pin also becomes input. The Master device cannot exchange data with the Slave device until the SS pin of the Slave device is externally pulled low. Before data transmissions occurs, the SS of the Slave device should be pulled and remain low until the transmission is complete. If SS goes high, the SPI is forced into idle state. If the SS is forced to high at the middle of transmission, the transmission will be aborted and the rest bits of the receiving shifter buffer will be high and goes into idle state. In Slave mode, data flows from the Master to the Slave on MOSI pin and flows from the Slave to the Master on MISO pin. The data enters the shift register under the control of the SPCLK from the Master device. After one byte is received in the shift register, it is immediately moved into the read data buffer and the SPIF bit is set. A read of the SPInDR is actually a read of the read data buffer. To prevent an overrun and the loss of the byte that caused by the overrun, the Slave should read SPInDR out and the first SPIF should be cleared before a second transfer of data from the Master device comes in the read data buffer. ### 6.9.3.2 SPI Master Clock Configuration These two bits select four grades of SPI clock divider. The clock rates below are illustrated under FSYS = 16 / 24 MHz condition.SPR[1:0] are valid only under Master mode (MSTR = 1). If under Slave mode, the clock will automatically synchronize with the external clock on SPICLK pin from Master device up to FSYS/4 communication speed. Following is the SPI clock rate define table | F <sub>SYS</sub> = 16 MHz | | | | F <sub>sy</sub> | s = 24 MHz | | | |---------------------------|------|---------|----------------|-----------------|------------|---------|----------------| | SPR1 | SPR0 | Divider | SPI clock rate | SPR1 | SPR0 | Divider | SPI clock rate | | 0 | 0 | 2 | 8M bit/s | 0 | 0 | 2 | 12M bit/s | | 0 | 1 | 4 | 4M bit/s | 0 | 1 | 4 | 6M bit/s | | 1 | 0 | 8 | 2M bit/s | 1 | 0 | 8 | 3M bit/s | | 1 | 1 | 16 | 1M bit/s | 1 | 1 | 16 | 1.5M bit/s | Table 6.9-2 SPI Master Clock Rate Define Table SPIS[1:0] (SPI0CR1 [1:0]) provides a configurable suspend interval, 0.5 ~ 2.5 SPI clock periods, between two successive transaction words in Master mode. The definition of the suspend interval is the interval between the last clock edge of the preceding transaction word and the first clock edge of the following transaction word. Following shows the suspend interval select define. | CPHA<br>SPInCR0.2 | SPIS[1]<br>SPInCR1.1 | SPIS[0]<br>SPInCR1.0 | SPI clock | |-------------------|----------------------|----------------------|-----------| | 0 | 0 | 0 | 0.0 | | 0 | 0 | 1 | 0.5 | | 0 | 1 | 0 | 1.5 | | 0 | 1 | 1 | 2.0 | | 1 | 0 | 0 | 0.0 | | 1 | 0 | 1 | 1.0 | | 1 | 1 | 0 | 2.0 | | 1 | 1 | 1 | 2.5 | Table 6.9-3 SPI Clock Suspend Interval Select #### 6.9.3.3 Clock Formats and Data Transfer To accommodate a wide variety of synchronous serial peripherals, the SPI has a clock polarity bit CPOL (SPInCR.3) and a clock phase bit CPHA (SPInCR.2). Figure 6.9-4 SPI Clock Formats shows that CPOL and CPHA compose four different clock formats. The CPOL bit denotes the SPCLK line level in its idle state. The CPHA bit defines the edge on which the MOSI and MISO lines are sampled. The CPOL and CPHA should be identical for the Master and Slave devices on the same system. To Communicate in different data formats with one another will result undetermined result. NUVOTOR Figure 6.9-4 SPI Clock Formats In SPI, a Master device always initiates the transfer. If SPI is selected as Master mode (MSTR = 1) and enabled (SPIEN = 1), writing to the SPI data register (SPInDR) by the Master device starts the SPI clock and data transfer. After shifting one byte out and receiving one byte in, the SPI clock stops and SPIF (SPInSR.7) is set in both Master and Slave. If SPI interrupt enable bit is set 1 and global interrupt is enabled (EA = 1), the interrupt service routine (ISR) of SPI will be executed. Concerning the Slave mode, the SS signal needs to be taken care. As shown in Figure 6.9-4 SPI Clock Formats, when CPHA = 0, the first SPCLK edge is the sampling strobe of MSB (for an example of LSBFE = 0, MSB first). Therefore, the Slave should shift its MSB data before the first SPCLK edge. The falling edge of SS is used for preparing the MSB on MISO line. The SS pin therefore should toggle high and then low between each successive serial byte. Furthermore, if the slave writes data to the SPI data register (SPInDR) while SS is low, a write collision error occurs. When CPHA = 1, the sampling edge thus locates on the second edge of SPCLK clock. The Slave uses the first SPCLK clock to shift MSB out rather than the SS falling edge. Therefore, the SS line can remain low between successive transfers. This format may be preferred in systems having single fixed Master and single fixed Slave. The SS line of the unique Slave device can be tied to GND as long as only CPHA = 1 clock mode is used. Note: The SPI should be configured before it is enabled (SPIEN = 1), or a change of LSBFE, MSTR, CPOL, CPHA and SPR[1:0] will abort a transmission in progress and force the SPI system into idle state. Prior to any configuration bit changed, SPIEN must be disabled first. nuvoton Figure 6.9-5 SPI Clock and Data Format with CPHA = 0 Figure 6.9-6 SPI Clock and Data Format with CPHA = 1 #### Slave Select Pin Configuration 6.9.3.4 nuvoton The MS51 SPI gives a flexible SS pin feature for different system requirements. When the SPI operates as a Slave, SS pin always rules as Slave select input. When the Master mode is enabled, SS has three different functions according to DISMODF (SPInSR.3) and SSOE (SPInCR.7). By default, DISMODF is 0. It means that the Mode Fault detection activates. SS is configured as a input pin to check if the Mode Fault appears. On the contrary, if DISMODF is 1, Mode Fault is inactivated and the SSOE bit takes over to control the function of the SS pin. While SSOE is 1, it means the Slave select signal will generate automatically to select a Slave device. The SS as output pin of the Master usually connects with the SS input pin of the Slave device. The SS output automatically goes low for each transmission when selecting external Slave device and goes high during each idle state to de-select the Slave device. While SSOE is 0 and DISMODF is 1, SS is no more used by the SPI and reverts to be a general purpose I/O pin. | DISMODF | SSOE | Master Mode (MSTR = 1) | Slave Mode (MSTR = 0) | |---------|------|-------------------------|---------------------------| | 0 | Х | SS input for Mode Fault | | | 1 | 0 | General purpose I/O | SS Input for Slave select | | 1 | 1 | Automatic SS output | | Table 6.9-4 Slave Select Pin Configurations #### 6.9.3.5 Mode Fault Detection The Mode Fault detection is useful in a system where more than one SPI devices might become Masters at the same time. It may induce data contention. When the SPI device is configured as a Master and the SS input line is configured for Mode Fault input depending on Table 6.9-1 Slave Select Pin Configurations, a Mode Fault error occurs once the SS is pulled low by others. It indicates that some other SPI device is trying to address this Master as if it is a Slave. Instantly the MSTR and SPIEN control bits in the SPInCR are cleared via hardware to disable SPI. Mode Fault flag MODF (SPInSR.4) is set and an interrupt is generated if ESPI and EA are enabled. #### 6.9.3.6 Write Collision Error The SPI is signal buffered in the transfer direction and double buffered in the receiving and transmit direction. New data for transmission cannot be written to the shift register until the previous transaction is complete. Write collision occurs while SPInDR be written more than once while a transfer was in progress. SPInDR is double buffered in the transmit direction. Any writing to SPInDR cause data to be written directly into the SPI shift register. Once a write collision error is generated, WCOL (SPInSR.6) will be set as 1 via hardware to indicate a write collision. In this case, the current transferring data continues its transmission. However the new data that caused the collision will be lost. Although the SPI logic can detect write collisions in both Master and Slave modes, a write collision is normally a Slave error because a Slave has no indicator when a Master initiates a transfer. During the receiving of Slave, a write to SPInDR causes a write collision in Slave mode. WCOL flag needs to be cleared via software. #### 6.9.3.7 Overrun Error For receiving data, the SPI is double buffered in the receiving direction. The received data is transferred into a parallel read data buffer so the shifter is free to accept a second serial byte. However, the received data should be read from SPInDR before the next data has been completely shifted in. As long as the first byte is read out of the read data buffer and SPIF is cleared before the next byte is ready to be transferred, no overrun error condition occurs. Otherwise the overrun error occurs. In this condition, the second byte data will not be successfully received into the read data register and the previous data will remains. If overrun occur, SPIOVF (SPInSR.5) will be set via hardware. An SPIOVF setting will also require an interrupt if enabled. Figure 6.9-7 SPI Overrun Waveform shows the relationship between the data receiving and the overrun error. Figure 6.9-7 SPI Overrun Waveform #### 6.9.3.8 SPI Interrupt nuvoton Three SPI status flags, SPIF, MODF, and SPIOVF, can generate an SPI event interrupt requests. All of them locate in SPInSR. SPIF will be set after completion of data transfer with external device or a new data have been received and copied to SPInDR. MODF becomes set to indicate a low level on SS causing the Mode Fault state. SPIOVF denotes a receiving overrun error. If SPI interrupt mask is enabled via setting ESPI and EA is 1, CPU will executes the SPI interrupt service routine once any of these three flags is set. User needs to check flags to determine what event caused the interrupt. These three flags are software cleared. Figure 6.9-8 SPI Interrupt Request #### 6.9.4 **Register Description** #### SPCR - Serial Peripheral Control Register | Regiser | Address | Reset Value | | |---------|-------------|-------------|--| | SPCR | F3H, page 0 | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|------|------|------|------|------| | SSOE | SPIEN | LSBFE | MSTR | CPOL | СРНА | SPR1 | SPR0 | | R/W nuvoTon | Bit | Name | Description | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SOE | Slave Select Output Enable This bit is used in combination with the DISMODF (SPSR.3) bit to determine the feature of \$\overline{SS}\$ pin as shown in Table 6.9-1 Slave Select Pin Configurations. This bit takes effect only under MSTR = 1 and DISMODF = 1 condition. $0 = \overline{SS}$ functions as a general purpose I/O pin.$ $1 = \overline{SS}$ automatically goes low for each transmission when selecting external Slave device and goes high during each idle state to de-select the Slave device.$ | | 6 | PIEN | SPI Enable 0 = SPI function Disabled. 1 = SPI function Enabled. | | 5 | LSBFE | LSB First Enable 0 = The SPI data is transferred MSB first. 1 = The SPI data is transferred LSB first. | | 4 | STR | Master Mode Enable This bit switches the SPI operating between Master and Slave modes. 0 = The SPI is configured as Slave mode. 1 = The SPI is configured as Master mode. | | 3 | OL | SPI Clock Polarity Select CPOL bit determines the idle state level of the SPI clock. See Figure 6.9-4 SPI Clock Formats. 0 = The SPI clock is low in idle state. 1 = The SPI clock is high in idle state. | | 2 | СРНА | SPI Clock Phase Select CPHA bit determines the data sampling edge of the SPI clock. See Figure 6.9-4 SPI Clock Formats. 0 = The data is sampled on the first edge of the SPI clock. 1 = The data is sampled on the second edge of the SPI clock. | | 1:0 | SPR[1:0] | SPI Clock Rate Select These two bits select four grades of SPI clock divider. The clock rates reference Table 6.9-2 SPI Master Clock Rate Define Table SPR[1:0] are valid only under Master mode (MSTR = 1). If under Slave mode, the clock will automatically synchronize with the external clock on SPICLK pin from Master device up to FSYS/2 communication speed. | # SPCR2 - Serial Peripheral Control Register 2 | Regiser | Regiser Address | | |---------|-----------------|------------| | SPCR2 | F3H, page 1 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|-------|-------| | - | - | - | - | - | - | SPIS1 | SPIS0 | | - | - | - | - | - | - | R/W | R/W | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | • | Reserved | | 1:0 | | SPI Interval Time Selection Between Adjacent Bytes SPIS[1:0] and CPHA select eight grades of SPI interval time selection between adjacent bytes. As Table 6.9-3 SPI Clock Suspend Interval Select. Note: SPIS[1:0] are valid only under Master mode (MSTR = 1). | # SPSR - Serial Peripheral Status Register | Regiser | Regiser Address | | | |---------|-----------------|------------|--| | SPSR | F4H, all page | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|--------|------|---------|-------|---|---| | SPIF | WCOL | SPIOVF | MODF | DISMODF | TXBUF | - | - | | R/W | R/W | R/W | R/W | R/W | R | - | - | | Bit | Name | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SPIF | SPI Complete Flag | | | | This bit is set to logic 1 via hardware while an SPI data transfer is complete or an receiving data has been moved into the SPI read buffer. If ESPI (EIE .0) and EA are enabled, an SPI interrupt will be required. This bit should be cleared via software. Attempting to write to SPDR is inhibited if SPIF is set. | | 6 | WCOL | Write Collision Error Flag | | | | This bit indicates a write collision event. Once a write collision event occurs, this bit will be set. It should be cleared via software. | | 5 | SPIOVF | SPI Overrun Error Flag | | | | This bit indicates an overrun event. Once an overrun event occurs, this bit will be set. If ESPI and EA are enabled, an SPI interrupt will be required. This bit should be cleared via software. | | 4 | MODF | Mode Fault Error Flag | | | | This bit indicates a Mode Fault error event. If $\overline{SS}$ pin is configured as Mode Fault input (MSTR = 1 and DISMODF = 0) and $\overline{SS}$ is pulled low by external devices, a Mode Fault error occurs. Instantly MODF will be set as logic 1. If ESPI and EA are enabled, an SPI interrupt will be required. This bit should be cleared via software. | | 3 | DISMODF | Disable Mode Fault Error Detection | | | | This bit is used in combination with the SSOE (SPCR.7) bit to determine the feature of $\overline{SS}$ pin as shown in Table 6.9-1 Slave Select Pin Configurations. DISMODF is valid only in Master mode (MSTR = 1). | | | | 0 = Mode Fault detection Enabled. SS serves as input pin for Mode Fault detection disregard of SSOE. | | | | 1 = Mode Fault detection Disabled. The feature of SS follows SSOE bit. | | 2 | TXBUF | SPI Writer Data Buffer Status | | | | This bit indicates the SPI transmit buffer status. | | | | 0 = SPI writer data buffer is empty | | | | 1 = SPI writer data buffer is full. | # SPDR - Serial Peripheral Data Register | Regiser | Address | Reset Value | | | |---------|---------------|-------------|--|--| | SPDR | F5H, all page | 0000_0000b | | | | 7 | 6 | 5 4 | | 4 3 2 | | 1 | 0 | | | |-----------|-----|-----|--|-------|--|---|---|--|--| | SPDR[7:0] | | | | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | | Serial Peripheral Data This byte is used for transmitting or receiving data on SPI bus. A write of this byte is a write to the shift register. A read of this byte is actually a read of the read data buffer. In Master mode, a write to this register initiates transmission and reception of a byte simultaneously. | # 6.10 Inter-Integrated Circuit (I<sup>2</sup>C) #### 6.10.1 Overview The MS51 provides two Inter-Integrated Circuit (I<sup>2</sup>C) bus to serves as an serial interface between the microcontrollers and the I<sup>2</sup>C devices such as EEPROM, LCD module, temperature sensor, and so on. The I<sup>2</sup>C bus used two wires design (a serial data line I2C0\_SDA and a serial clock line I2C0\_SCL) to transfer information between devices. The I<sup>2</sup>C bus uses bi-directional data transfer between masters and slaves. There is no central master and the multi-master system is allowed by arbitration between simultaneously transmitting masters. The serial clock synchronization allows devices with different bit rates to communicate via one serial bus. The I<sup>2</sup>C bus supports four transfer modes including master transmitter, master receiver, slave receiver, and slave transmitter. The I<sup>2</sup>C interface only supports 7-bit addressing mode. A special mode General Call is also available. The I<sup>2</sup>C can meet both standard (up to 100kbps) and fast (up to 400k bps) speeds. ## 6.10.2 Functional Description For a bi-directional transfer operation, the I2C0\_SDA and I2C0\_SCL pins should be open-drain pads. This implements a wired-AND function, which is essential to the operation of the interface. A low level on a I<sup>2</sup>C bus line is generated when one or more I<sup>2</sup>C devices output a "0". A high level is generated when all I<sup>2</sup>C devices output "1", allowing the pull-up resistors to pull the line high. In MS51, user should set output latches of I2C0\_SCL and I2C0\_SDA. As logic 1 before enabling the I<sup>2</sup>C function by setting I2CEN. Figure 6.10-1 I<sup>2</sup>C Bus Interconnection The I<sup>2</sup>C is considered free when both lines are high. Meanwhile, any device, which can operate as a master can occupy the bus and generate one transfer after generating a START condition. The bus now is considered busy before the transfer ends by sending a STOP condition. The master generates all of the serial clock pulses and the START and STOP condition. However if there is no START condition on the bus, all devices serve as not addressed slave. The hardware looks for its own slave address or a General Call address. (The General Call address detection may be enabled or disabled by GC (I2CnADDRx.0).) If the matched address is received, an interrupt is requested. Every transaction on the I<sup>2</sup>C bus is 9 bits long, consisting of 8 data bits (MSB first) and a single acknowledge bit. The number of bytes per transfer (defined as the time between a valid START and STOP condition) is unrestricted but each byte has to be followed by an acknowledge bit. The master device generates 8 clock pulse to send the 8-bit data. After the 8<sup>th</sup> falling edge of the I2C0\_SCL line, the device outputting data on the I2C0\_SDA changes that pin to an input and reads in an acknowledge value on the 9<sup>th</sup> clock pulse. After 9<sup>th</sup> clock pulse, the data receiving device can hold I2C0\_SCL line stretched low if next receiving is not prepared ready. It forces the next byte transaction suspended. The data transaction continues when the receiver releases the I2C0\_SCL line. Figure 6.10-2 I<sup>2</sup>C Bus Protocol ### 6.10.2.1 START and STOP Condition nuvoton The protocol of the I<sup>2</sup>C bus defines two states to begin and end a transfer, START (S) and STOP (P) conditions. A START condition is defined as a high-to-low transition on the I2CO SDA line while I2C0 SCL line is high. The STOP condition is defined as a low-to-high transition on the I2C0 SDA line while I2C0 SCL line is high. A START or a STOP condition is always generated by the master and I<sup>2</sup>C bus is considered busy after a START condition and free after a STOP condition. After issuing the STOP condition successful, the original master device will release the control authority and turn back as a not addressed slave. Consequently, the original addressed slave will become a not addressed slave. The I<sup>2</sup>C bus is free and listens to next START condition of next transfer. A data transfer is always terminated by a STOP condition generated by the master. However, if a master still wishes to communicate on the bus, it can generate a repeated START (Sr) condition and address the pervious or another slave without first generating a STOP condition. Various combinations of read/write formats are then possible within such a transfer. Figure 6.10-3 START, Repeated START, and STOP Conditions ## 6.10.2.2 7-Bit Address with Data Format Following the START condition is generated, one byte of special data should be transmitted by the master. It includes a 7-bit long slave address (SLA) following by an 8th bit, which is a data direction bit (R/W), to address the target slave device and determine the direction of data flow. If R/W bit is 0, it indicates that the master will write information to a selected slave. Also, if R/W bit is 1, it indicates that the master will read information from the addressed slave. An address packet consisting of a slave address and a read I or a write (W) bit is called SLA+R or SLA+W, respectively. A transmission basically consists of a START condition, a SLA+W/R, one or more data packets and a STOP condition. After the specified slave is addressed by SLA+W/R, the second and following 8-bit data bytes issue by the master or the slave devices according to the R/W bit configuration. Figure 6.10-4 shows a master transmits data to slave by 7-bit. A master addresses a slave with a 7-bit address and 1-bit write index to denote that the master wants to transmit data to the slave. The master keeps transmitting data after the slave returns acknowledge to the master. Figure 6.10-4 Master Transmits Data to Slave by 7-bit Figure 6.10-5 shows a master read data from slave by 7-bit. A master addresses a slave with a 7-bit address and 1-bit read index to denote that the master wants to read data from the slave. The slave will start transmitting data after the slave returns acknowledge to the master. Figure 6.10-5 Master Reads Data from Slave by 7-bit There is an exception called "General Call" address, which can address all devices by giving the first byte of data all 0. A General Call is used when a master wishes to transmit the same message to several slaves in the system. When this address is used, other devices may respond with an acknowledge or ignore it according to individual software configuration. If a device response the General Call, it operates as like in the slave-receiver mode. Note that the address 0x00 is reserved for General Call and cannot be used as a slave address, therefore, in theory, a 7-bit addressing I<sup>2</sup>C bus accepts 127 devices with their slave addresses 1 to 127. Figure 6.10-6 Data Format of One I<sup>2</sup>C Transfer During the data transaction period, the data on the I2C0\_SDA line should be stable during the high period of the clock, and the data line can only change when I2C0\_SCL is low. ### 6.10.2.3 Acknowledge The 9th I2C0\_SCL pulse for any transferred byte is dedicated as an Acknowledge (ACK). It allows receiving devices (which can be the master or slave) to respond back to the transmitter (which also can be the master or slave) by pulling the I2C0\_SDA line low. The acknowledge-related clock pulse is generated by the master. The transmitter should release control of I2C0\_SDA line during the acknowledge clock pulse. The ACK is an active-low signal, pulling the I2C0\_SDA line low during the clock pulse high duty, indicates to the transmitter that the device has received the transmitted data. Commonly, a receiver, which has been addressed is requested to generate an ACK after each byte has been received. When a slave receiver does not acknowledge (NACK) the slave address, the I2C0\_SDA line should be left high by the slave so that the mater can generate a STOP or a repeated START condition. If a slave-receiver does acknowledge the slave address, it switches itself to not addressed slave mode and cannot receive any more data bytes. This slave leaves the I2C0\_SDA line high. The master should generate a STOP or a repeated START condition. If a master-receiver is involved in a transfer, because the master controls the number of bytes in the transfer, it should signal the end of data to the slave-transmitter by not generating an acknowledge on the last byte. The slave-transmitter then switches to not addressed mode and releases the I2C0\_SDA line to allow the master to generate a STOP or a repeated START condition. Figure 6.10-7 Acknowledge Bit #### 6.10.2.4 Arbitration A master may start a transfer only if the bus is free. It is possible for two or more masters to generate a START condition. In these situations, an arbitration scheme takes place on the I2C0\_SDA line, while I2C0\_SCL is high. During arbitration, the first of the competing master devices to place'a"1' (high) on I2C0\_SDA while another master transmits'a"0' (low) switches off its data output stage because the level on the bus does not match its own level. The arbitration lost master switches to the not addressed slave immediately to detect its own slave address in the same serial transfer whether it is being addressed by the winning master. It also releases I2C0\_SDA line to high level for not affecting the data transfer continued by the winning master. However, the arbitration lost master continues generating clock pulses on I2C0\_SCL line until the end of the byte in which it loses the arbitration. Arbitration is carried out by all masters continuously monitoring the I2C0\_SDA line after outputting data. If the value read from the I2C0\_SDA line does not match the value that the master has to output, it has lost the arbitration. Note that a master can only lose arbitration when it outputs a high I2C0\_SDA value while another master outputs a low value. Arbitration will continue until only one master remains, and this may take many bits. Its first stage is a comparison of address bits, and if both masters are trying to address the same device, arbitration continues on to the comparison of data bits or acknowledge bit. Figure 6.10-8 Arbitration Procedure of Two Masters Since control of the I<sup>2</sup>C bus is decided solely on the address or master code and data sent by competing masters, there is no central master, nor any order of priority on the bus. Slaves are not involved in the arbitration procedure. nuvoton #### 6.10.2.5 Operation Modes The on-chip I<sup>2</sup>C ports support three operation modes, Master, Slave, and General Call Mode. In a given application, I2C port may operate as a master or as a slave. In Slave mode, the I2C port hardware looks for its own slave address and the general call address. If one of these addresses is detected, and if the slave is willing to receive or transmit data from/to master(by setting the AA bit), acknowledge pulse will be transmitted out on the 9th clock, hence an interrupt is requested on both master and slave devices if interrupt is enabled. When the microcontroller wishes to become the bus master, hardware waits until the bus is free before entering Master mode so that a possible slave action is not be interrupted. If bus arbitration is lost in Master mode, I2C port switches to Slave mode immediately and can detect its own slave address in the same serial transfer. To control the I2C bus transfer in each mode, user needs to set I2C\_CTL0, I2C\_DAT registers according to current status code of I2C\_STATUS0 register. In other words, for each I2C bus action, user needs to check current status by I2C\_STATUS0 register, and then set I2C\_CTL0, I2C\_DAT registers to take bus action. Finally, check the response status by I2C\_STATUS0. The bits, STA, STO and AA in I2C\_CTL0 register are used to control the next state of the I2C hardware after SI flag of I2C\_CTL0 [3] register is cleared. Upon completion of the new action, a new status code will be updated in I2C\_STATUS0 register and the SI flag of I2C\_CTL0 register will be set. But the SI flag will not be set when I2C STOP. If the I2C interrupt control bit INTEN (I2C\_CTL0 [7]) is set, appropriate action or software branch of the new status code can be performed in the Interrupt service routine. Figure 6.10-9 Control I2C Bus according to the Current I2C Status shows the current I2C status code is 0x08, and then set I2C\_DATA=SLA+W and (STA,STO,SI,AA) = (0,0,1,x) to send the address to I2C bus. If a slave on the bus matches the address and response ACK, the I2C\_STATUS0 will be updated by status code 0x18. Figure 6.10-9 Control I<sup>2</sup>C Bus according to the Current I<sup>2</sup>C Status ### **Master Transmitter Mode** In the master transmitter mode, several bytes of data are transmitted to a slave receiver. The master should prepare by setting desired clock rate in I2CnCLK. The master transmitter mode may now be entered by setting STA (I2CnCON.5) bit as 1. The hardware will test the bus and generate a START condition as soon as the bus becomes free. After a START condition is successfully produced, the SI flag (I2CnCON.3) will be set and the status code in I2CnSTAT show 08H. The progress is continued by loading I2CnDAT with the target slave address and the data direction bit "write" (SLA+W). The SI bit should then be cleared to commence SLA+W transaction. After the SLA+W byte has been transmitted and an acknowledge (ACK) has been returned by the addressed slave device, the SI flag is set again and I2CnSTAT is read as 18H. The appropriate action to be taken follows user defined communication protocol by sending data continuously. After all data is transmitted, the master can send a STOP condition by setting STO (I2CnCON.4) and then clearing SI to terminate the transmission. A repeated START condition can also be generated without sending STOP condition to immediately initial another transmission. Figure 6.10-10 Flow and Status of Master Transmitter Mode ### Master Receiver Mode nuvoton In the master receiver mode, several bytes of data are received from a slave transmitter. The transaction is initialized just as the master transmitter mode. Following the START condition, I2CnDAT should be loaded with the target slave address and the data direction bit "read" (SLA+R). After the SLA+R byte is transmitted and an acknowledge bit has been returned, the SI flag is set again and I2CnSTAT is read as 40H. SI flag then should be cleared to receive data from the slave transmitter. If AA flag (I2CnCON.2) is set, the master receiver will acknowledge the slave transmitter. If AA is cleared, the master receiver will not acknowledge the slave and release the slave transmitter as a not addressed slave. After that, the master can generate a STOP condition or a repeated START condition to terminate the transmission or initial another one. Figure 6.10-11 Flow and Status of Master Receiver Mode ## Slave Receiver NUVOTON In the slave receiver mode, several bytes of data are received form a master transmitter. Before a transmission is commenced, I2CnADDRx should be loaded with the address to which the device will respond when addressed by a master. I2CnCLK does not affect in slave mode. The AA bit should be set to enable acknowledging its own slave address. After the initialization above, the I<sup>2</sup>C idles until it is addressed by its own address with the data direction bit "write" (SLA+W). The slave receiver mode may also be entered if arbitration is lost. After the slave is addressed by SLA+W, it should clear its SI flag to receive the data from the master transmitter. If the AA bit is 0 during a transaction, the slave will return a non-acknowledge after the next received data byte. The slave will also become not addressed and isolate with the master. It cannot receive any byte of data with I2CnDAT remaining the previous byte of data, which is just received. ## Slave Transmitter The I<sup>2</sup>C port is equipped with four slave address registers, I2CnADDRx (x=0~3). The contents of the register are irrelevant when I<sup>2</sup>C is in Master mode. In the slave transmitter mode, several bytes of data are transmitted to a master receiver. After I2CnADDRx and I2CnCON values are given, the I2C wait until it is addressed by its own address with the data direction bit "read" (SLA+R). The slave transmitter mode may also be entered if arbitration is lost. nuvoton After the slave is addressed by SLA+R, it should clear its SI flag to transmit the data to the master receiver. Normally the master receiver will return an acknowledge after every bytes of data is transmitted by the slave. If the acknowledge is not received, it will transmit all "1" data if it continues the transaction. It becomes a not addressed slave. If the AA flag is cleared during a transaction, the slave transmits the last byte of data. The next transmitting data will be all "1" and the slave becomes not addressed. Figure 6.10-12 Flow and Status of Slave Receiver Mode #### General Call The General Call is a special condition of slave receiver mode by been addressed with all "0" data in slave address with data direction bit. Both GC (I2CnADDRx.0) bit and AA bit should be set as 1 to enable acknowledging General Calls. The slave addressed by a General Call has different status code in I2CnSTAT with normal slave receiver mode. The General Call may also be produced if arbitration is lost. Figure 6.10-13 Flow and Status of General Call Mode #### 6.10.2.6 Miscellaneous States nuvoton There are two I2CnSTAT status codes that do not correspond to the 25 defined states, The first status code F8H indicates that no relevant information is available during each transaction. Meanwhile, the SI flag is 0 and no I<sup>2</sup>C interrupt is required. The other status code 00H means a bus error has occurred during a transaction. A bus error is caused by a START or STOP condition appearing temporally at an illegal position such as the second through eighth bits of an address or a data byte, and the acknowledge bit. When a bus error occurs, the SI flag is set immediately. When a bus error is detected on the I<sup>2</sup>C bus, the operating device immediately switches to the not addressed salve mode, releases I2C0\_SDA and I2C0 SCL lines, sets the SI flag, and loads I2CnSTAT as 00H. To recover from a bus error, the STO bit should be set and then SI should be cleared. After that, STO is cleared by hardware and release the I<sup>2</sup>C bus without issuing a real STOP condition waveform on I<sup>2</sup>C bus. There is a special case if a START or a repeated START condition is not successfully generated for I<sup>2</sup>C bus is obstructed by a low level on I2C0 SDA line e.g. a slave device out of bit synchronization, the problem can be solved by transmitting additional clock pulses on the I2C0 SCL line. The I<sup>2</sup>C hardware transmits additional clock pulses when the STA bit is set, but no START condition can be generated because the I2C0 SDA line is pulled low. When the I2C0 SDA line is eventually released, a normal START condition is transmitted, state 08H is entered, and the serial transaction continues. If a repeated START condition is transmitted while I2C0 SDA is obstructed low, the I2C hardware also performs the same action as above. In this case, state 08H is entered instead of 10H after a successful START condition is transmitted. Note that the software is not involved in solving these bus problems. The following table is show the status display in I2STAT register of I<sup>2</sup>C number and description: | | Master Mode | | Slave Mode | | | | | |--------|-------------------------------------------------------------------------------------------------------|--------|-------------------------------------|--|--|--|--| | STATUS | Description | STATUS | Description | | | | | | 0x08 | Start | 0xA0 | Slave Transmit Repeat Start or Stop | | | | | | 0x10 | Master Repeat Start | 0xA8 | Slave Transmit Address ACK | | | | | | 0x18 | Master Transmit Address ACK | 0xB0 | Slave Transmit Arbitration Lost | | | | | | 0x20 | Master Transmit Address NACK | 0xB8 | Slave Transmit Data ACK | | | | | | 0x28 | Master Transmit Data ACK | 0xC0 | Slave Transmit Data NACK | | | | | | 0x30 | Master Transmit Data NACK | 0xC8 | Slave Transmit Last Data ACK | | | | | | 0x38 | Master Arbitration Lost | 0x60 | Slave Receive Address ACK | | | | | | 0x40 | Master Receive Address ACK | 0x68 | Slave Receive Arbitration Lost | | | | | | 0x48 | Master Receive Address NACK | 0x80 | Slave Receive Data ACK | | | | | | 0x50 | Master Receive Data ACK | 0x88 | Slave Receive Data NACK | | | | | | 0x58 | Master Receive Data NACK | 0x70 | GC mode Address ACK | | | | | | 0x00 | Bus error | 0x78 | GC mode Arbitration Lost | | | | | | | | 0x90 | GC mode Data ACK | | | | | | | | 0x98 | GC mode Data NACK | | | | | | 0xF8 | F8 Bus Released Note: Status "0xF8" exists in both master/slave modes, and it won't raise interrupt. | | | | | | | #### 6.10.2.7 PC Time-Out nuvoton There is a 14-bit time-out counter, which can be used to deal with the I<sup>2</sup>C bus hang-up. If the time-out counter is enabled, the counter starts up counting until it overflows. Meanwhile I2TOF will be set by hardware and requests I<sup>2</sup>C interrupt. When time-out counter is enabled, setting flag SI to high will reset counter and restart counting up after SI is cleared. If the I<sup>2</sup>C bus hangs up, it causes the SI flag not set for a period. The 14-bit time-out counter will overflow and require the interrupt service. Figure 6.10-14 I<sup>2</sup>C Time-Out Counter # 6.10.2.8 I<sup>2</sup>C Interrupt There are two $I^2C$ flags, SI and I2TOF. Both of them can generate an $I^2C$ event interrupt requests. If $I^2C$ interrupt mask is enabled via setting EI2C and EA as 1, CPU will execute the $I^2C$ interrupt service routine once any of these two flags is set. User needs to check flags to determine what event caused the interrupt. Both of $I^2C$ flags are cleared by software. # 6.10.2.9 Typical Structure of I<sup>2</sup>C Interrupt Service Routine The following software example in C language for KEIL<sup>TM</sup> C51 compiler shows the typical structure of the I<sup>2</sup>C interrupt service routine including the 26 state service routines and may be used as a base for user applications. User can follow or modify it for their own application. If one or more of the five modes are not used, the associated state service routines may be removed, but care should be taken that a deleted routine can never be invoked. ``` Void I2C ISR (void) interrupt 6 switch (I2STAT) //====== //Bus Error, always put in ISR for noise handling case 0x00: /*00H, bus error occurs*/ STO = 1; //recover from bus error break; //======= //Master Mode //======= I2DAT = SLA ADDR1; //load SLA+W/R case 0x10: /*10H, a repeated START transmitted*/ STA = 0; 12DAT = SLA ADDR2; break: //========== //Master Transmitter Mode //========== case 0x18: /*18H, SLA+W transmitted, ACK received*/ 12DAT = NEXT SEND DATA1; //load DATA break; 0x20: /*20H, SLA+W transmitted, NACK received*/ STO = 1; //transmit STOP AA = 1; //ready for ACK own SLA+W/R or General Call case 0x20: break; 0x28: /*28H, DATA transmitted, ACK received*/ case 0x28: if (Conti TX Data) //if continuing to send DATA 12DAT = NEXT_SEND_DATA2; else //if no DATA to be sent STO = 1; AA = 1; break; /*30H, DATA transmitted, NACK received*/ case 0x30: STO = 1; AA = 1; break; //======= //Master Mode //======= case 0x38: /*38H, arbitration lost*/ ``` ``` STA = 1; //retry to transmit START if bus free break; //======== //Master Receiver Mode //======== case 0x40: /*40H, SLA+R transmitted, ACK received*/ //ACK next received DATA AA = 1; break; /*48H, SLA+R transmitted, NACK received*/ case 0x48: STO = 1; AA = 1; break; case 0x50: /*50H, DATA received, ACK transmitted*/ DATA RECEIVED1 = I2DAT; //store received DATA if (To_RX_Last_Data1) //if last DATA will be received AA = 0; //not ACK next received DATA //if continuing receiving DATA AA = 1; break; /*58H, DATA received, NACK transmitted*/ case 0x58: DATA RECEIVED LAST1 = I2DAT; STO = 1; AA = 1; break; //Slave Receiver and General Call Mode case 0x60: /*60H, own SLA+W received, ACK returned*/ AA = 1; break; /*68H, arbitration lost in SLA+W/R case 0x68: own SLA+W received, ACK returned */ //not ACK next received DATA after AA = 0; //arbitration lost STA = 1: //retry to transmit START if bus free break; case 0x70: /*70H, General Call received, ACK returned*/ AA = 1; break; /*78H, arbitration lost in SLA+W/R case 0x78: General Call received, ACK returned*/ AA = 0: STA = 1; break; case 0x80: /*80H, previous own SLA+W, DATA received, ACK returned*/ DATA RECEIVED2 = I2DAT; if (To RX Last Data2) AA = 0; else AA = 1; break; case 0x88: /*88H, previous own SLA+W, DATA received, NACK returned, not addressed SLAVE mode entered*/ DATA RECEIVED LAST2 = I2DAT; AA = 1; //wait for ACK next Master addressing break: /*90H, previous General Call, DATA received, case 0x90: ACK returned*/ DATA RECEIVED3 = I2DAT; if (To RX Last Data3) AA = 0; ``` nuvoton ``` else AA = 1; break; case 0x98: /*98H, previous General Call, DATA received, NACK returned, not addressed SLAVE mode entered*/ DATA RECEIVED LAST3 = I2DAT; AA = 1; break; //======= //Slave Mode //======== case 0Xa0: /*AOH, STOP or repeated START received while still addressed SLAVE mode*/ AA = 1; break: //========= //Slave Transmitter Mode //======= /*A8H, own SLA+R received, ACK returned*/ case 0Xa8: 12DAT = NEXT SEND DATA3; AA = 1; //when AA is "1", not last data to be //transmitted break: case 0Xb0: /*BOH, arbitration lost in SLA+W/R own SLA+R received, ACK returned */ 12DAT = DUMMY DATA; AA = 0; //when AA is "0", last data to be //transmitted STA = 1; //retry to transmit START if bus free break; case 0Xb8: /*B8H, previous own SLA+R, DATA transmitted, ACK received*/ 12DAT = NEXT SEND DATA4; if (To TX Last Data) //if last DATA will be transmitted AA = 0; else AA = 1; break; case 0Xc0: /*COH, previous own SLA+R, DATA transmitted, NACK received, not addressed SLAVE mode entered*/ AA = 1; break; case 0Xc8: /*C8H, previous own SLA+R, last DATA trans- mitted, ACK received, not addressed SLAVE AA = 1; mode entered*/ break; }//end of switch (I2STAT) SI = 0; //SI should be the last command of I^2C ISR //wait for STOP transmitted or bus error while(STO); //free, STO is cleared by hardware ``` #### 6.10.3 Register Description nuvoton There are five control registers to interface the I<sup>2</sup>C bus including I2CON, I2STAT, I2DAT, I2ADDR, and I2CLK. These registers provide protocol control, status, data transmitting and receiving functions, and clock rate configuration. For application flexibility, I2C0\_SDA and I2C0\_SCL pins can be exchanged by I2CPX (I2CON.0). The following registers relate to I<sup>2</sup>C function. # I2CON – I<sup>2</sup>C Control | Regiser | Address | Reset Value | | | |---------|---------------------------------|-------------|--|--| | I2CON | C0H, all pages, Bit addressable | 0000_0000 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-------|-----|-----|-----|-----|---|-------| | I | I2CEN | STA | STO | SI | AA | - | I2CPX | | R/W | R/W | R/W | R/W | R/W | R/W | - | R/W | | Bit | Name | Description | |-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 1 | I2C0 Hold Time Extend Enable | | | | 0 = I <sup>2</sup> C DATA to I2C0_SCL hold time extend disabled | | | | 1 = I <sup>2</sup> C DATA to I2C0_SCL hold time extend enabled, extend 8 system clock | | 6 | I2CEN | I2C Bus Enable | | | | $0 = I^2C$ bus Disabled. | | | | 1 = I <sup>2</sup> C bus Enabled. | | | | Before enabling the I2C, I2C0_SCL and I2C0_SDA port latches should be set to logic 1. | | 5 | STA | START Flag | | | | When STA is set, the I2C generates a START condition if the bus is free. If the bus is busy, the I2C waits for a STOP condition and generates a START condition following. | | | | If STA is set while the I2C is already in the master mode and one or more bytes have been transmitted or received, the I2C generates a repeated START condition. | | | | Note that STA can be set anytime evenin a slave mode, but STA is not hardware automatically cleared after START or repeated START condition has been detected. User should take care of it by clearing STA manually. | | 4 | STO | STOP Flag | | | | When STO is set if the I <sup>2</sup> C is in the master mode, a STOP condition is transmitted to the bus. STO is automatically cleared by hardware once the STOP condition has been detected on the bus. | | | | The STO flag setting is also used to recover the $I^2C$ device from the bus error state (I2STAT as 00H). In this case, no STOP condition is transmitted to the $I^2C$ bus. | | | | If the STA and STO bits are both set and the device is original in the master mode, the I <sup>2</sup> C bus will generate a STOP condition and immediately follow a START condition. If the device is in slave mode, STA and STO simultaneous setting should be avoid from issuing illegal I <sup>2</sup> C frames. | | 3 | SI | I <sup>2</sup> C Interrupt Flag | | | | SI flag is set by hardware when one of 26 possible I <sup>2</sup> C status (besides F8H status) is entered. After SI is set, the software should read I2STAT register to determine which step has been passed and take actions for next step. | | | | SI is cleared by software. Before the SI is cleared, the low period of I2C0_SCL line is stretched. The transaction is suspended. It is useful for the slave device to deal with previous data bytes until ready for receiving the next byte. | | | | The serial transaction is suspended until SI is cleared by software. After SI is cleared, I <sup>2</sup> C bus will continue to generate START or repeated START condition, STOP condition, 8-bit data, or so on depending on the software configuration of controlling byte or bits. Therefore, user should take care of it by preparing suitable setting of registers before SI is software cleared. | nuvoTon | Bit | Name | Description | |-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | AA | Acknowledge Assert Flag | | | | If the AA flag is set, an ACK (low level on I2C0_SDA) will be returned during the acknowledge clock pulse of the I2C0_SCL line while the I <sup>2</sup> C device is a receiver or an own-address-matching slave. | | | | If the AA flag is cleared, a NACK (high level on I2C0_SDA) will be returned during the acknowledge clock pulse of the I2C0_SCL line while the I <sup>2</sup> C device is a receiver or an own-address-matching slave. A device with its own AA flag cleared will ignore its own salve address and the General Call. Consequently, SI will note be asserted and no interrupt is requested. | | | | Note that if an addressed slave does not return an ACK under slave receiver mode or not receive an ACK under slave transmitter mode, the slave device will become a not addressed slave. It cannot receive any data until its AA flag is set and a master addresses it again. | | | | There is a special case of I2STAT value C8H occurs under slave transmitter mode. Before the slave device transmit the last data byte to the master, AA flag can be cleared as 0. Then after the last data byte transmitted, the slave device will actively switch to not addressed slave mode of disconnecting with the master. The further reading by the master will be all FFH. | | 1 | - | Reserved | | 0 | I2CPX | I2C Pins Select | | | | 0 = Assign I2C0_SCL to P1.3 and I2C0_SDA to P1.4. | | | | 1 = Assign I2C0_SCL to P0.2 and I2C0_SDA to P1.6. Note that I2C pins will exchange immediately once setting or clearing this bit. | | | | Note that I2C pins will exchange immediately once setting or clearing this bit. | Figure 6.10-15 Hold Time extend enable # I2STAT - I<sup>2</sup>C Status | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | I2STAT | BDH, all pages | 1111_1000 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------------|---|---|---|---|---| | | | I2STAT[7:3] | 0 | 0 | 0 | | | | | | R | R | R | R | | | | Bit | Name | Description | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | I2STAT[7:3] | I <sup>2</sup> C Status Code The MSB five bits of I2STAT contains the status code. There are 27 possible status codes. When I2STAT is F8H, no relevant state information is available and SI flag keeps 0. All other 26 status codes correspond to the I <sup>2</sup> C states. When each of these status is entered, SI will be set as logic 1 and a interrupt is requested. | | 2:0 | 0 | Reserved The least significant three bits of I2STAT are always read as 0. | # <u>I2DAT – I<sup>2</sup>C Data</u> | | Address | | | Reset Value | | | | | | |------------|---------|----------------|--|-------------|-------------|--|---|---|---| | | | BCH, all pages | | | 0000_0000 b | | | | | | | | | | | | | | | | | 7 | 6 | 5 | | 4 | 3 | | 2 | 1 | 0 | | I2DAT[7:0] | | | | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | |-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | I2DAT[7:0] | I <sup>2</sup> C Data | | | | I2DAT contains a byte of the I <sup>2</sup> C data to be transmitted or a byte, which has just received. Data in I2DAT remains as long as SI is logic 1. The result of reading or writing I2DAT during I <sup>2</sup> C transceiving progress is unpredicted. | | | | While data in I2DAT is shifted out, data on the bus is simultaneously being shifted in to update I2DAT. I2DAT always shows the last byte that presented on the I <sup>2</sup> C bus. Thus the event of lost arbitration, the original value of I2DAT changes after the transaction. | # I<sup>2</sup>C Data Shifting Direction. # I2ADDR - I<sup>2</sup>C Own Slave Address | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | I2ADDR | C1H, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|-----| | I2ADDR[7:1] | | | | | | | | | R/W | | | | | | | R/W | | Bit | Name | Description | | | | | | | |-----|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7:1 | I2ADDR[7:1] | I <sup>2</sup> C Device's Own Slave Address | | | | | | | | | | In master mode: | | | | | | | | | | ese bits have no effect. | | | | | | | | | | lave mode: | | | | | | | | | | These 7 bits define the slave address of this I <sup>2</sup> C device by user. The master should address I <sup>2</sup> C device by sending the same address in the first byte data after a START or a repeated START condition. If the AA flag is set, this I <sup>2</sup> C device will acknowledge the master after receiving its own address and become an addressed slave. Otherwise, the addressing from the master will be ignored. Note that I2ADDR[7:1] should not remain its default value of all 0, because address 0x00 is reserved for General Call. | | | | | | | | 0 | GC | General Call Bit | | | | | | | | | | In master mode: | | | | | | | | | | This bit has no effect. | | | | | | | | | | In slave mode: | | | | | | | | | | 0 = The General Call is always ignored. | | | | | | | | | | 1 = The General Call is recognized if AA flag is 1; otherwise, it is ignored if AA is 0. | | | | | | | # I2CLK – I<sup>2</sup>C Clock | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | I2CLK | BEH, all pages | 0000_1001 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|------------|---|---|---|---|---|---|--| | | I2CLK[7:0] | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | | | | | |-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7:0 | I2CLK[7:0] | I <sup>2</sup> C Clock Setting | | | | | | | | In master mode: | | | | | | | | This register determines the clock rate of $I^2C$ bus when the device is in a master mode. The clock rate follows the equation, | | | | | | | | F <sub>SYS</sub> 4×(I2CLK+1) | | | | | | | | The default value will make the clock rate of I <sup>2</sup> C bus 400k bps if the peripheral clock is 16 MHz. Note that the I2CLK value of 00H and 01H are not valid. This is an implement limitation. | | | | | | | | In slave mode: | | | | | | | | This byte has no effect. In slave mode, the $I^2C$ device will automatically synchronize with any given clock rate up to 400k bps. | | | | | # <u>I2TOC – I<sup>2</sup>C Time-out Counter</u> | Regiser | Address | Reset Value | | | |---------|----------------|-------------|--|--| | I2TOC | BFH, all pages | 0000_1001 b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---------|-----|-------| | - | - | - | - | - | I2TOCEN | DIV | I2TOF | | - | - | = | - | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | | I <sup>2</sup> C Time-Out Counter Enable 0 = I <sup>2</sup> C time-out counter Disabled. 1 = I <sup>2</sup> C time-out counter Enabled. Note: please always enable I <sup>2</sup> C interrupt when enable I <sup>2</sup> C time-out counter function | | 1 | | I <sup>2</sup> C Time-Out Counter Clock Divider 0 = The clock of I <sup>2</sup> C time-out counter is F <sub>SYS</sub> /1. 1 = The clock of I <sup>2</sup> C time-out counter is F <sub>SYS</sub> /4. | | 0 | I2TOF | I <sup>2</sup> C Time-Out Flag This flag is set by hardware if 14-bit I <sup>2</sup> C time-out counter overflows. It is cleared by software. | ## 6.11 Pulse Width Modulated (PWM) ### 6.11.1 Overview The PWM (Pulse Width Modulation) signal is a useful control solution in wide application field. It can used on motor driving, fan control, backlight brightness tuning, LED light dimming, or simulating as a simple digital to analog converter output through a low pass filter circuit. The MS51 PWM is especially designed for motor control by providing three pairs, maximum 16-bit resolution of PWM output with programmable period and duty. The architecture makes user easy to drive the one-phase or three-phase brushless DC motor (BLDC), or three-phase AC induction motor. Each of six PWM can be configured as one of independent mode, complementary mode, or synchronous mode. If the complementary mode is used, a programmable dead-time insertion is available to protect MOS turn-on simultaneously. The PWM waveform can be edge-aligned or center-aligned with variable interrupt points. # 6.11.2 Functional Description #### 6.11.2.1 PWM Generator The PWM generator is clocked by the system clock or Timer 1 overflow divided by a PWM clock prescalar selectable from 1/1~1/128. The PWM period is defined by effective 16-bit period registers, {PWMnPH, PWMnPL}. The period is the same for all PWM channels for they share the same 16-bit period counter. The duty of each PWM is determined independently by the value of duty registers {PWMnC0H, PWMnC0L}, {PWMnC1H, PWMnC1L}, {PWMnC2H, PWMnC2L}, {PWMnC3H, PWMnC3L}, With six duty registers, six PWM output can be generated independently with different duty cycles. The interval and duty of PWM signal is generated by a 16-bit counter comparing with the period and duty registers. To facilitate the three-phase motor control, a group mode can be used by setting GP (PWMnCON1.5), which makes {PWMnC0H, PWMnC0L} and {PWMnC1H, PWMnC1L} duty register decide duties of the PWM outputs. In a three-phase motor control application, two-group PWM outputs generally are given the same duty cycle. When the group mode is enabled, {PWMnC2H, PWMnC2L}, {PWMnC3H, PWMnC3H, PWMnC4H, PWMnC4L} and {PWMnC5H, PWMnC5L} registers have no effect. This mean is {PWMnC2H, PWMnC2L} and {PWMnC4H, PWMnC4L} both as same as {PWMnC0H, PWMnC0L}. Also {PWMnC3H, PWMnC3L} and {PWMnC5H, PWMnC5L} are same as {PWMnC1H, PWMnC1L}.Note that enabling PWM does not configure the I/O pins into their output mode automatically. User should configure I/O output mode via software manually. nuvoton Figure 6.11-1 PWM Block Diagram The PWM counter generates six PWM signals called PG0, PG1, PG2, PG3, PG4, and PG5. These signals will go through the PWM and Fault Brake output control circuit. It generates real PWM outputs on I/O pins. The output control circuit determines the PWM mode, dead-time insertion, mask output, Fault Brake control, and PWM polarity. The last stage is a multiplexer of PWM output or I/O function. Figure 6.11-2 PWM and Fault Brake Output Control Block Diagram User should follow the initialization steps below to start generating the PWM signal output. In the first step by setting CLRPWM (PWMnCON0.4), it ensures the 16-bit up counter reset for the accuracy of the first duration. After initialization and setting {PWMnPH, PWMnPL} and all {PWMnH, PWMnL} registers, PWMRUN (PWMnCON0.7) can be set as logic 1 to trigger the 16-bit counter running. PWM starts to generate waveform on its output pins. The hardware for all period and duty control registers are double buffered designed. Therefore, {PWMnPH, PWMnPL} and all {PWMnH, PWMnL} registers can be written to at any time, but the period and duty cycle of PWM will not be updated immediately until the LOAD (PWMnCON0.6) is set and previous period is complete. This prevents glitches when updating the PWM period or duty. NOTE: A loading of new period and duty by setting LOAD should be ensured complete by monitoring it and waiting for a hardware automatic clearing LOAD bit. Any updating of PWM control registers during LOAD bit as logic 1 will cause unpredictable output. #### 6.11.2.2 PWM Types nuvoton The PWM generator provides two PWM types: edge-aligned or center-aligned. PWM type is selected by PWMTYP (PWMnCON1.4). ### Edge-Aligned Type In edge-aligned mode, the 16-bit counter uses single slop operation by counting up from 0000H to {PWMnPH, PWMnPL} and then starting from 0000H. The PWM generator signal (PGn before PWM and Fault Brake output control) is cleared on the compare match of 16-bit counter and the duty register {PWMnH, PWMnL} and set at the 16-bit counter is 0000H. The result PWM output waveform is left-edge aligned. Figure 6.11-3 PWM Edge-aligned Type Waveform The output frequency and duty cycle for edge-aligned PWM are given by following equations: $$\mbox{PWM frequency} = \frac{F_{PWM}}{\{PWMnPH\,, PWMnPL\} + 1} \mbox{ (F}_{PWM} \mbox{ is the PWM clock source frequency divided by PWMDIV)}.$$ PWM high level duty = $$\frac{\{PWMnCHxH, PWMnCHxL\}}{\{PWMnPH, PWMnPL\} + 1}$$ ### Center-Aligned Type In center-aligned mode, the 16-bit counter use dual slop operation by counting up from 0000H to {PWMnPH, PWMnPL} and then counting down from {PWMnPH, PWMnPL} to 0000H. The PGn signal is cleared on the up-count compare match of 16-bit counter and the duty register {PWMnH, PWMnL} and set on the down-count compare match. Center-aligned PWM may be used to generate non-overlapping waveforms. Figure 6.11-4 PWM Center-aligned Type Waveform The output frequency and duty cycle for center-aligned PWM are given by following equations: $$PWM \ frequency = \frac{F_{PWM}}{2 \times \{PWMnPH, PWMnPL\}} \ \, \text{(F}_{PWM} \ \, \text{is the PWM clock source frequency divided by PWMDIV)}.$$ PWM high level duty = $$\frac{\{PWMnCHxH, PWMnCHxL\}}{\{PWMnPH, PWMnPL\}}.$$ #### 6.11.2.3 Operation Modes After PGn signals pass through the first stage of the PWM and Fault Brake output control circuit. The PWM mode selection circuit generates different kind of PWM output modes with six-channel, three-pair signal PG0~PG5. It supports independent mode, complementary mode, and synchronous mode. #### Independent Mode nuvoton Independent mode is enabled when PWMMOD[1:0] (PWMnCON1[7:6]) is [0:0]. It is the default mode of PWM. PG0, PG1, PG2, PG3, PG4 and PG5 output PWM signals independently. # Complementary Mode with Dead-Time Insertion Complementary mode is enabled when PWMMOD[1:0] = [0:1]. In this mode, PG0/2/4 output PWM signals the same as the independent mode. However, PG1/3/5 output the out-phase PWM signals of PG0/2/4 correspondingly, and ignore PG1/3/5 Duty register {PWMnH, PWMnL} (n:1/3/5). This mode makes PG0/PG1 a PWM complementary pair and so on PG2/PG3 and PG4/PG5. In a real motor application, a complementary PWM output always has a need of "dead-time" insertion to prevent damage of the power switching device like GPIBs due to being active on simultaneously of the upper and lower switches of the half bridge, even in a "us" duration. For a power switch device physically cannot switch on/off instantly. For the MS51 PWM, each PWM pair share a 9-bit dead-time down-counter PWM0DTCNT used to produce the off time between two PWM signals in the same pair. On implementation, a 0-to-1 signal edge delays after PWM0DTCNT timer underflows. The timing diagram illustrates the complementary mode with dead-time insertion of PG0/PG1 pair. Pairs of PG2/PG3 and PG4/PG5 have the same dead-time circuit. Each pair has its own dead-time enabling bit in the field of PWMnDTEN [3:0]. Note that the PWM0DTCNT and PWMnDTEN registers are all TA write protection. The dead-time control are also valid only when the PWM is configured in its complementary mode. Figure 6.11-5 PWM Complementary Mode with Dead-time Insertion ### **Synchronous Mode** nuvoton Synchronous mode is enabled when PWMMOD[1:0] = [1:0]. In this mode, PG0/2/4 output PWM signals the same as the independent mode. PG1/3/5 output just the same in-phase PWM signals of PG02/4 correspondingly. ### 6.11.2.4 Mask Output Control Each PWM signal can be software masked by driving a specified level of PWM signal. The PWM mask output function is quite useful when controlling Electrical Commutation Motor like a BLDC. PWMnMEN contains six bits, those determine which channel of PWM signal will be masked. PWMnMD set the individual mask level of each PWM channel. The default value of PWMnMEN is 00H, which makes all outputs of PWM channels follow signals from PWM generator. Note that the masked level is reversed or not by PWM0NP setting on PWM output pins. #### 6.11.2.5 Fault Brake The Fault Brake function is usually implemented in conjunction with an enhanced PWM circuit. It rules as a fault detection input to protect the motor system from damage. Fault Brake pin input (FB) is valid when FBINEN (PWMnCON1.3) is set. When Fault Brake is asserted PWM signals will be individually overwritten by PWMnFBD corresponding bits. PWMRUN (PWMnCON0.7) will also be automatically cleared by hardware to stop PWM generating. The PWM 16-bit counter will also be reset as 0000H. A indicating flag FBF will be set by hardware to assert a Fault Brake interrupt if enabled. PWMnFBD data output remains even after the FBF is cleared by software. User should resume the PWM output only by setting PWMRUN again. Meanwhile the Fault Brake state will be released and PWM waveform outputs on pins as usual. Fault Brake input has a polarity selection by FBINLS (PWMnFBD.6) bit. Note that the Fault Brake signal feed in FB pin should be longer than eight-system-clock time for FB pin input has a permanent 8/F<sub>SYS</sub> de-bouncing, which avoids fake Fault Brake event by input noise. The other path to trigger a Fault Brake event is the ADC compare event. It asserts the Fault Brake behavior just the same as FB pin input. See Sector 6.12.3.3"ADC Conversion Result Comparator". Figure 6.11-6 Fault Brake Function Block Diagram ## 6.11.2.6 Polarity Control Each PWM output channel has its independent polarity control bit, PNP0~PNP5. The default is high active level on all control fields implemented with positive logic. It means the power switch is ON when PWM outputs high level and OFF when low level. User can easily configure all setting with positive logic and then set PWMnNP bit to make PWM actually outputs according to the negative logic. ### 6.11.2.7 PWM Interrupt The PWM module has a flag PWMF (PWMnCON0.5) to indicate certain point of each complete PWM period. The indicating PWM channel and point can be selected by INTSEL[2:0] and INTTYP[1:0] (PWMnINTC[2:0] and [5:4]). Note that the center point and the end point interrupts are only available when PWM operates in its center-aligned type. PWMF is cleared by software. The PWM interrupt related with PWM waveform is shown as figure below. Figure 6.11-7 PWM Interrupt Type Fault Brake event requests another interrupt, Fault Brake interrupt. It has different interrupt vector from PWM interrupt. When either Fault Brake pin input event or ADC compare event occurs, FBF (PWMnFBD.7) will be set by hardware. It generates Fault Brake interrupt if enabled. The Fault Brake interrupt enable bit is EFB0 (EIE0.5). FBF Is cleared via software. #### 6.11.3 Register Description ## PWMCON0 - PWM Control 0 | Regiser | Address | Reset Value | | | |---------|---------------------------------|-------------|--|--| | PWMCON0 | D7H, all pages, Bit addressable | 0000_0000b | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|--------|---|---|---|---| | PWMRUN | LOAD | PWMF | CLRPWM | - | - | - | - | | R/W | R/W | R/W | R/W | - | - | - | - | | Bit | Name | Description | |-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PWMRUN | PWM Run Enable | | | | 0 = PWM stays in idle. | | | | 1 = PWM starts running. | | 6 | LOAD | PWM New Period and Duty Load | | | | This bit is used to load period and duty control registers in their buffer if new period or duty value needs to be updated. The loading will act while a PWM period is completed. The new period and duty affected on the next PWM cycle. After the loading is complete, LOAD will be automatically cleared via hardware. The meaning of writing and reading LOAD bit is different. | | | | Writing: | | | | 0 = No effect. | | | | 1 = Load new period and duty in their buffers while a PWM period is completed. | | | | Reading: | | | | 0 = A loading of new period and duty is finished. | | | | 1 = A loading of new period and duty is not yet finished. | | 5 | PWMF | PWM Flag | | | | This flag is set according to definitions of INTSEL[2:0] and INTTYP[1:0] in PWMnINTC. This bit is cleared by software. | | 4 | CLRPWM | Clear PWM Counter | | | | Setting this bit clears the value of PWM 16-bit counter for resetting to 0000H. After the counter value is cleared, CLRPWM will be automatically cleared via hardware. The meaning of writing and reading CLRPWM bit is different. | | | | Writing: | | | | 0 = No effect. | | | | 1 = Clearing PWM 16-bit counter. | | | | Reading: | | | | 0 = PWM 16-bit counter is completely cleared. | | | | 1 = PWM 16-bit counter is not yet cleared. | ### PWMCON1 - PWM Control 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|-----|--------|--------|-------------|---|---| | PWMM | OD[1:0] | GP | PWMTYP | FBINEN | PWMDIV[2:0] | | | | R/ | W | R/W | R/W | R/W | R/W | | | | Bit | Name | Description | |-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | PWMMOD[1:0] | PWM Mode Select | | | | 00 = Independent mode. | | | | 01 = Complementary mode. | | | | 10 = Synchronized mode. | | | | 11 = Reserved. | | 5 | GP | Group Mode Enable | | | | This bit enables the group mode. If enabled, the duty of first three pairs of PWM are decided by PWM01H and PWM01L rather than their original duty control registers. | | | | 0 = Group mode Disabled. | | | | 1 = Group mode Enabled. | | 4 | PWMTYP | PWM Type Select | | | | 0 = Edge-aligned PWM. | | | | 1 = Center-aligned PWM. | | 3 | FBINEN | FB Pin Input Enable | | | | 0 = PWM output Fault Braked by FB pin input Disabled. | | | | 1 = PWM output Fault Braked by FB pin input Enabled. Once an edge, which matches FBINLS (FBD.6) selection, occurs on FB pin, PWM0~5 output Fault Brake data in FBD register and PWM6/7 remains their states. PWMRUN (PWMCON0.7) will also be automatically cleared by hardware. The PWM output resumes when PWMRUN is set again. | | 2:0 | PWMDIV[2:0] | PWM Clock Divider | | | | This field decides the pre-scale of PWM clock source. | | | | 000 = 1/1. | | | | 001 = 1/2 | | | | 010 = 1/4. | | | | 011 = 1/8. | | | | 100 = 1/16. | | | | 101 = 1/32. | | | | 110 = 1/64. | | | | 111 = 1/128. | ### CKCON - Clock Control | Regiser | Address | Reset Value | | |---------|----------------|-------------|--| | CKCON | 8EH, all pages | 0000_0000b | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|------|-----|-----|------|-------|---| | FASTWK | PWMCKS | T1OE | T1M | ТОМ | T0OE | CLOEN | - | | R/W - | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------------------------------------------| | 6 | | PWM Clock Source Select 0 = The clock source of PWM is the system clock FSYS. 1 = The clock source of PWM is the overflow of Timer 1. | # PWMPL - PWM Period Low Byte | | Regiser | | Address | | | Reset Value | | | |-------|-----------|---|---------------------------|---------|--|-------------|---|--| | PWMPL | | | D9H, all pages 0000_0000b | | | 0b | | | | 7 | 6 | 5 | 4 | 4 3 2 1 | | | 0 | | | | PWMP[7:0] | | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|------------|---------------------------------------------------------------------------------------------| | 7:0 | PWMnP[7:0] | PWMn Period Low Byte This byte with PWMnPH controls the period of the PWM generator signal. | # PWMPH - PWM Period High Byte | | Regiser | Address | | | | Reset Value | | | | |-------|------------|---------|----------------|--|---|-------------|-------|--|--| | PWMPH | | | D1H, all pages | | | 0000_0000b | | | | | 7 | 6 | 5 | 4 | | 3 | | 2 1 0 | | | | | PWMP[15:8] | | | | | | | | | | | R/W | | | | | | | | | | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------| | 7:0 | 1 | PWM Period High Byte This byte with PWMPL controls the period of the PWM generator signal. | | Register | |----------| | PWM0H | | PWM1H | | PWM2H | | PWM3H | | PWM4H | | PWM5H | | | nuvoTon | Register | SFR Address | Description | Reset Value | |----------|----------------|------------------------------|-------------| | PWM0H | D2H, all pages | PWM Channel 0 Duty High Byte | 0000_0000 b | | PWM1H | D3H, all pages | PWM Channel 1 Duty High Byte | 0000_0000 b | | PWM2H | D4H, all pages | PWM Channel 2 Duty High Byte | 0000_0000 b | | PWM3H | D5H, all pages | PWM Channel 3 Duty High Byte | 0000_0000 b | | PWM4H | C4H, Page 1 | PWM Channel 4 Duty High Byte | 0000_0000 b | | PWM5H | C5H, Page 1 | PWM Channel 5 Duty High Byte | 0000_0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------------|---|---|---|---|---|---|---| | PWMCn [15:8], n =0,1,2,3,4,5 | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|---------------|---------------------------------------------------------------------------------------| | 7:0 | PWMCn[15:8] | PWMCn Duty High Byte | | | n=0,1,2,3,4,5 | This byte with PWMnCxL controls the duty of the output signal PGx from PWM generator. | # PWMnCxL - PWM0/1 Channel 0~5 Duty Low Byte n=0,1; x=0,1,2,3,4,5 | Register | SFR Address | Description | Reset Value | |----------|----------------|-----------------------------|-------------| | PWM0L | DAH, all pages | PWM Channel 0 Duty Low Byte | 0000_0000 b | | PWM1L | DBH, all pages | PWM Channel 1 Duty Low Byte | 0000_0000 b | | PWM2L | DCH, all pages | PWM Channel 2 Duty Low Byte | 0000_0000 b | | PWM3L | DDH, all pages | PWM Channel 3 Duty Low Byte | 0000_0000 b | | PWM4L | CCH, Page 1 | PWM Channel 4 Duty Low Byte | 0000_0000 b | | PWM5L | CDH, Page 1 | PWM Channel 5 Duty Low Byte | 0000_0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|---|---|---|---|---|---|---| | PWMCn [7:0], n =0,1,2,3,4,5 | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | | | | |-----|---------------|--------------------------------------------------------------------------------------|--|--|--| | 7:0 | PWMCn[7:0] | PWMCn Duty Low Byte | | | | | | n=0,1,2,3,4,5 | This byte with PWMnCxH controls the duty of the output signal PGx from PWM generator | | | | ### PIOCON0 - PWM or I/O Select nuvoTon | Regiser | Address | Reset Value | |---------|----------------|-------------| | PIOCON0 | DEH, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|-------|-------|-------|-------|-------| | - | - | PIO05 | PIO04 | PIO03 | PIO02 | PIO01 | PIO00 | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|-------|----------------------------------------------------------------------------------------------------------------------------------| | 5 | PIO05 | P0.3/PWM0_CH5 Pin Function Select 0 = P0.3/PWM0_CH5 pin functions as P0.3. 1 = P0.3/PWM0_CH5 pin functions as PWM0_CH5 output. | | 4 | PIO04 | P0.1/PWM4 Pin Function Select 0 = P0.1/PWM4 pin functions as P0.1. 1 = P0.1/PWM4 pin functions as PWM4 output. | | 3 | PIO03 | P0.0/PWM3 Pin Function Select 0 = P0.0/PWM3 pin functions as P0.0. 1 = P0.0/PWM3 pin functions as PWM3 output. | | 2 | PIO02 | P1.0/PWM2 Pin Function Select 0 = P1.0/PWM2 pin functions as P1.0. 1 = P1.0/PWM2 pin functions as PWM2 output. | | 1 | PIO01 | P1.1/PWM1 Pin Function Select 0 = P1.1/PWM1 pin functions as P1.1. 1 = P1.1/PWM1 pin functions as PWM1 output. | | 0 | PIO00 | P1.2/PWM0 Pin Function Select 0 = P1.2/PWM0 pin functions as P1.2. 1 = P1.2/PWM0 pin functions as PWM0 output. | ### PIOCON1 - PWM or I/O Select | Regiser | Address | Reset Value | |---------|-------------|-------------| | PIOCON1 | C6H, Page 1 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|---|-------|-------|-------|---| | - | - | PIO15 | - | PIO13 | PIO12 | PIO11 | - | | - | - | R/W | - | R/W | R/W | R/W | - | | Bit | Name | Description | |-----|-------|----------------------------------------------------------------------------------------------------------------------------------| | 5 | PIO15 | P1.5/PWM0_CH5 Pin Function Select 0 = P1.5/PWM0_CH5 pin functions as P1.5. 1 = P1.5/PWM0_CH5 pin functions as PWM0_CH5 output. | | 3 | PIO13 | P0.4/PWM3 Pin Function Select 0 = P0.4/PWM3 pin functions as P0.4. 1 = P0.4/PWM3 pin functions as PWM3 output. | | 2 | PIO12 | P0.5/PWM2 Pin Function Select 0 = P0.5/PWM2 pin functions as P0.5. 1 = P0.5/PWM2 pin functions as PWM2 output. | | 1 | PIO11 | P1.4/PWM1 Pin Function Select 0 = P1.4/PWM1 pin functions as P1.4. 1 = P1.4/PWM1 pin functions as PWM1 output. | ### PDTEN - PWM Dead-time Enable | Regiser | Address | Reset Value | |---------|-----------------------------|-------------| | PDTEN | F9H, all page, TA protected | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|----------|---|---------|---------|---------| | - | - | = | PDTCNT.8 | - | PDT45EN | PDT23EN | PDT01EN | | - | - | - | R/W | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | PDTCNT8 | PWM Dead-Time Counter Bit 8 See PDTCNT register. | | 2 | PDT45EN | PWM4/5 Pair Dead-Time Insertion Enable This bit is valid only when PWM4/5 is under complementary mode. 0 = No delay on GP4/GP5 pair signals. 1 = Insert dead-time delay on the rising edge of GP4/GP5 pair signals. | | 1 | PDT23EN | PWM2/3 Pair Dead-Time Insertion Enable This bit is valid only when PWM2/3 is under complementary mode. 0 = No delay on GP2/GP3 pair signals. 1 = Insert dead-time delay on the rising edge of GP2/GP3 pair signals. | | 0 | PDT01EN | PWM0/1 Pair Dead-Time Insertion Enable This bit is valid only when PWM0/1 is under complementary mode. 0 = No delay on GP0/GP1 pair signals. 1 = Insert dead-time delay on the rising edge of GP0/GP1 pair signals. | ### PDTCNT - PWM Dead-time Counter | Regiser | Address | Reset Value | |---------|-----------------------------|-------------| | PDTCNT | FAH, all page, TA protected | 0000_0000b | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-------------|---|---|---|---|---|---| | | PDTCNT[7:0] | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | PDTCNT[7:0] | PWM Dead-Time Counter Low Byte | | | | This 8-bit field combined with PDTEN.4 forms a 9-bit PWM dead-time counter PDTCNT. This counter is valid only when PWM is under complementary mode and the correspond PDTEN bit for PWM pair is set. | | | | $PWM dead-time = \frac{PDTCNT + 1}{F_{SYS}}.$ | | | | Note that user should not modify PDTCNT during PWM run time. | ### PMEN - PWM Mask Enable | Regiser | Regiser Address | | |---------|-----------------|------------| | PMEN | FBH, all page | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|-------|-------|-------|-------|-------|-------| | - | - | PMEN5 | PMEN4 | PMEN3 | PMEN2 | PMEN1 | PMEN0 | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------| | n | | PWMn Mask Enable 0 = PWMn signal outputs from its PWM generator. 1 = PWMn signal is masked by PMDn. | ### PMD - PWM Mask Data | Regiser | Regiser Address | | |---------|-----------------|------------| | PMD | FCH, all page | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|------|------|------|------|------|------| | - | - | PMD5 | PMD4 | PMD3 | PMD2 | PMD1 | PMD0 | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | | | |-----|------|------------------------------------------------------------------------|--|--| | n | PMDn | PWMn Mask Data | | | | | | The PWMn signal outputs mask data once its corresponding PMENn is set. | | | | | | = PWMn signal is masked by 0. | | | | | | = PWMn signal is masked by 1. | | | | | | | | | ### FBD - PWM Fault Brake Data nuvoTon | Regiser | Address | Reset Value | |---------|----------------|-------------| | FBD | D7H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|--------|------|------|------|------|------|------| | FBF | FBINLS | FBD5 | FBD4 | FBD3 | FBD2 | FBD1 | FBD0 | | R/W | Bit | Name | Description | |-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | | Fault Brake Flag This flag is set when FBINEN is set as 1 and FB pin detects an edge, which matches FBINLS (FBD.6) selection. This bit is cleared by software. After FBF is cleared, Fault Brake data output will not be released until PWMRUN (PWMCON0.7) is set. | | 6 | | FB Pin Input Level Selection 0 = Falling edge. 1 = Rising edge. | | 5:0 | | PWMn Fault Brake Data 0 = PWMn signal is overwritten by 0 once Fault Brake asserted. 1 = PWMn signal is overwritten by 1 once Fault Brake asserted. | # PNP - PWM Negative Polarity | Regiser | Address | Reset Value | |---------|----------------|-------------| | PNP | D6H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|------|------|------|------|------|------| | - | - | PNP5 | PNP4 | PNP3 | PNP2 | PNP1 | PNP0 | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Bit | Name | Description | | |-----|------|--------------------------------------------------------------------------------------------------------------------|--| | 5:0 | | WMn Negative Polarity Output Enable | | | | | <ul><li>= PWMn signal outputs directly on PWMn pin.</li><li>= PWMn signal outputs inversely on PWMn pin.</li></ul> | | ### **PWMINTC – PWM Interrupt Control** nuvoTon | Regiser | Address | Reset Value | |---------|-------------|-------------| | PWMINTC | B7H, Page 1 | 0000_0000 b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---------|---------|---|---------|---------|---------| | - | - | INTTYP1 | INTTYP0 | - | INTSEL2 | INTSEL1 | INTSEL0 | | - | - | R/W | R/W | - | R/W | R/W | R/W | | Bit | Name | Description | |-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 5:4 | INTTYP[1:0] | PWM Interrupt Type Select | | | | These bit select PWM interrupt type. | | | | 00 = Falling edge on PWMn channel 0/1/2/3/4/5 pin. | | | | 01 = Rising edge on PWMn channel 0/1/2/3/4/5 pin. | | | | 10 = Central point of a PWM period. | | | | 11 = End point of a PWM period. | | | | Note that the central point interrupt or the end point interrupt is only available while PWM operates in center-aligned type. | | 2:0 | INTSEL[2:0] | PWM Interrupt Pair Select | | | | These bits select which PWM channel asserts PWM interrupt when PWM interrupt type is selected as falling or rising edge on PWM0 channel 0~5 pin | | | | 000 = PWMn channel 0. | | | | 001 = PWMn channel1. | | | | 010 = PWMn channel2. | | | | 011 = PWMn channel3. | | | | 100 = PWMn channel4. | | | | 101 = PWMn channel5. | | | | Others = PWMn channel 0. | #### 6.12 12-Bit Analog-To-Digital Converter (ADC) #### 6.12.1 Overview The MS51 is embedded with a 12-bit SAR ADC. The ADC (analog-to-digital converter) allows conversion of an analog input signal to a 12-bit binary representation of that signal. The MS51 is selected as 8-channel inputs in single end mode. The internal band-gap voltage also can be the internal ADC input. The analog input, multiplexed into one sample and hold circuit, charges a sample and hold capacitor. The output of the sample and hold capacitor is the input into the converter. The converter then generates a digital result of this analog level via successive approximation and stores the result in the result registers. The ADC controller also supports DMA (direct memory access) function for ADC continuous conversion and storage result data into XRAM no need special enable PDMA module. #### 6.12.2 Block Diagram Figure 6.12-112-bit ADC Block Diagram #### 6.12.3 Functional Description #### 6.12.3.1 ADC Operation Before ADC operation, the ADC circuit should be enabled by setting ADCEN (ADCCON1.0). This makes ADC circuit active. It consume extra power. Once ADC is not used, clearing ADCEN to turn off ADC circuit saves power. The ADC analog input pin should be specially considered. ADCHS[2:0] are channel selection bits that control which channel is connected to the sample and hold circuit. User needs to configure selected ADC input pins as input-only (high impedance) mode via respective bits in PxMn registers. This configuration disconnects the digital output circuit of each selected ADC input pin. But the digital input circuit still works. Digital input may cause the input buffer to induce leakage current. To disable the digital input buffer, the respective bits in AINDIDS should be set. Configuration above makes selected ADC analog input pins pure analog inputs to allow external feeding of the analog voltage signals. Also, the ADC clock rate needs to be considered carefully. The ADC maximum clock frequency is listed in ADC Analog Electrical Characteristics. Clock above the maximum clock frequency degrades ADC performance unpredictably. An A/D conversion is initiated by setting the ADCS bit (ADCCON0.6). When the conversion is complete, the hardware will clear ADCS automatically, set ADCF (ADCCON0.7) and generate an interrupt if enabled. The new conversion result will also be stored in ADCRH (most significant 8 bits) and ADCRL By the way, digital circuitry inside and outside the device generates noise which might affect the accuracy of ADC measurements. If conversion accuracy is critical, the noise level can be reduced by applying the following techniques: - 1. Keep analog signal paths as short as possible. Make sure to run analog signals tracks well away from high-speed digital tracks. - 2. Place the device in Idle mode during a conversion. - 3. If any ADC\_CHn pins are used as digital outputs, it is essential that these do not switch while a conversion is in progress. #### 6.12.3.2 ADC Conversion Triggered by External Source Besides setting ADCS via software, the MS51 is enhanced by supporting hardware triggering method to start an A/D conversion. If ADCEX (ADCCON1.1) is set, edges or period points on selected PWM channel or edges of STADC pin will automatically trigger an A/D conversion. (The hardware trigger also sets ADCS by hardware.) The effective condition is selected by ETGSEL (ADCCON0[5:4]) and ETGTYP (ADCCON1[3:2]). A trigger delay can also be inserted between external trigger point and A/D conversion. The external trigging ADC hardware with controllable trigger delay makes the MS51 feasible for high performance motor control. Note that during ADC is busy in converting (ADCS = 1), any conversion triggered by software or hardware will be ignored and there is no warning presented. Figure 6.12-2 External Triggering ADC Circuit #### 6.12.3.3 ADC Conversion Result Comparator NUVOTOR The MS51 ADC has a digital comparator, which compares the A/D conversion result with a 12-bit constant value given in ACMPH and ACMPL registers. The ADC comparator is enabled by setting ADCMPEN (ADCCON2.5) and each compare will be done on every A/D conversion complete moment. ADCMPO (ADCCON2.4) shows the compare result according to its output polarity setting bit ADCMPOP (ADCCON2.6). The ADC comparing result can trigger a PWM Fault Brake output directly. This function is enabled when ADFBEN (ADCCON2.7) is set. When ADCMPO is set, it generates a ADC compare event and asserts Fault Brake. Please also see Section 6.11.2.5 Fault Brake. Note: For the MS51 series, after enabling the result compare function, the ADCF register changes to 1 only when ADC comparing result matches the condition and then enters interrupt vector if ADC interrupt is enabled. After this bit is enabled and ADC start is triggered, the ADC keeps converting. The register ADCRH and ADCRL value will change based on the result of ADC setting and can also be read out from the register. This process only stops after ADCF is set to 1. Figure 6.12-3 ADC Result Comparator #### 6.12.3.4 Internal Band-gap At room temperature, all MS51 band-gap voltage values will be calibrated within the range of 1.17V to 1.30V. If you want to get the actual band-gap value for MS51, read the 2 bytes value after the UID address and the actually valid bit is 12. The first byte is the upper 8 bits, and the lower 4 bits of the second byte are the lower 4 bits of the 12 bit. Reading and calculation steps: - Read a bad-gap value with IAP by reading UID; - Merge the upper 8 bits and the lower 4 bits; - Use the following formula to convert to an actual voltage value. Formula as following $$Bandgap\_Voltage = \frac{Bandgap\_Value \times 3072}{4096} (mV)$$ For example: Read the 2 bytes value after the UID address, wherein the first byte value is 0x64, and the second byte value is 0x0E, merged as 0x64E = 1614. The conversion result is as follows: $$Bandgap\_Voltage = \frac{1614 \times 3072}{4096} = 1210.5 (mV)$$ Band-gap as ADC input to calculate the V<sub>DD</sub> value: MS51 internal embedded band-gap voltage also can be the internal ADC input. This input is useful to measure $V_{\text{REF}}$ value then means can know the $V_{\text{DD}}$ value from ADC convert result. #### 6.12.4 Register Description #### **ADCCON0 - ADC Control 0** | Regiser | Address | Reset Value | |---------|------------------------------|-------------| | ADCCON0 | E8H, page 0, Bit addressable | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|---------|---------|--------|--------|--------|--------| | ADCF | ADCS | ETGSEL1 | ETGSEL0 | ADCHS3 | ADCHS2 | ADCHS1 | ADCHS0 | | R/W | Bit | Name | Description | |-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADCF | ADC Flag This flag is set when an A/D conversion is completed. The ADC result can be read. While this flag is 1, ADC cannot start a new converting. This bit is cleared by software. | | 6 | ADCS | A/D Converting Software Start Trigger Setting this bit 1 triggers an A/D conversion. This bit remains logic 1 during A/D converting time and is automatically cleared via hardware right after conversion complete. The meaning of writing and reading ADCS bit is different. Writing: 0 = No effect. 1 = Start an A/D converting. Reading: 0 = ADC is in idle state. 1 = ADC is busy in converting. | | Bit | Name | Description | |-----|-------------|-----------------------------------------------------------------------------------------------------------| | 5:4 | ETGSEL[1:0] | External Trigger Source Select | | | | When ADCEX (ADCCON1.1) is set, these bits select which pin output triggers ADC conversion. | | | | 00 = PWM0 channel 0. | | | | 01 = PWM0 channel 2. | | | | 10 = PWM0 channel 4. | | | | 11 = STADC pin. | | 3:0 | ADCHS[3:0] | A/D Converting Channel Select | | | | This filed selects the activating analog input source of ADC. If ADCEN is 0, all inputs are disconnected. | | | | 0000 = ADC_CH0. | | | | 0001 = ADC_CH1. | | | | 0010 = ADC_CH2. | | | | 0011 = ADC_CH3. | | | | 0100 = ADC_CH4. | | | | 0101 = ADC_CH5. | | | | 0110 = ADC_CH6. | | | | 0111 = ADC_CH7 | | | | 1000 = Internal band-gap voltage. | | | | Others = Reserved. | nuvoTon ### ADCCON1 - ADC Control 1 | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCCON1 | E1H, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|------|---------|------|---------|-------|-------| | OCEN | STADCPX | ADCD | IV[1:0] | ETGT | YP[1:0] | ADCEX | ADCEN | | R/W | R/W | R/W | | R/ | W | R/W | R/W | | Bit | Name | Description | |-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | STADCPX | External Start ADC Trigger Pin Select | | | | 0 = Assign STADC to P0.4. | | | | 1 = Assign STADC to P1.3. | | | | Note that STADC will exchange immediately once setting or clearing this bit. | | 5:4 | ADCDIV[1:0] | ADC Sampling Clock Divider | | | | 00 = ADC sampling clock source = F <sub>SYS</sub> /1. | | | | 01 = ADC sampling clock source = F <sub>SYS</sub> /2. | | | | 10 = ADC sampling clock source = F <sub>SYS</sub> /4. | | | | 11 = ADC sampling clock source = F <sub>SYS</sub> /8. | | 3:2 | ETGTYP[1:0] | External Trigger Type Select | | | | When ADCEX (ADCCON1.1) is set, these bits select which condition triggers ADC conversion. | | | | 00 = Falling edge on PWM0 channel 0/2/4 or STADC pin. | | | | 01 = Rising edge on PWM0 channel 0/2/4 or STADC pin. | | | | 10 = Central point of a PWM0 period. | | | | 11 = End point of a PWM0 period. | | | | Note that the central point interrupt or the period point interrupt is only available for PWM center-aligned type. | | 1 | ADCEX | ADC External Conversion Trigger Select | | | | This bit select the methods of triggering an A/D conversion. | | | | 0 = A/D conversion is started only via setting ADCS bit. | | | | 1 = A/D conversion is started via setting ADCS bit or by external trigger source depending on ETGSEL[1:0] and ETGTYP[1:0]. Note that while ADCS is 1 (busy in converting), the ADC will ignore the following external trigger until ADCS is hardware cleared. | | 0 | ADCEN | ADC Enable | | | | 0 = ADC circuit off. | | | | 1 = ADC circuit on. | ### ADCCON2 – ADC Control 2 | Regiser | Address | Reset Value | |---------|------------|-------------| | ADCCON2 | E2H, page0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---------|---------|--------|---|-------------|---|----------| | ADFBEN | ADCMPOP | ADCMPEN | ADCMPO | | ADCAQT[2:0] | | ADCDLY.8 | | R/W | R/W | R/W | R | | R/W | | R/W | | Bit | Name | Description | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADFBEN | ADC Compare Result Asserting Fault Brake Enable | | | | 0 = ADC asserting Fault Brake Disabled. | | | | 1 = ADC asserting Fault Brake Enabled. Fault Brake is asserted once its compare result ADCMPO is 1. Meanwhile, PWM channels output Fault Brake data. PWMRUN (PWMCON0.7) will also be automatically cleared by hardware. The PWM output resumes when PWMRUN is set again. | | 6 | ADCMPOP | ADC Comparator Output Polarity | | | | 0 = ADCMPO is 1 if ADCR[11:0] is greater than or equal to ADCMP[11:0]. | | | | 1 = ADCMPO is 1 if ADCR[11:0] is less than ADCMP[11:0]. | | 5 | ADCMPEN | ADC Result Comparator Enable. | | | | ADC result comparator to trig ADCF enable bit. Only when comparator value match the condition of ADC compare value defined ADCF will be set to 1. This condition base on ADCMPH, ADCMPL and ADCMPOP register define. | | | | The ADCF register changes to 1 only when ADC comparing result matches the condition and then enters interrupt vector if ADC interrupt is enabled. | | | | 0 = ADC result comparator trig ADCF Disabled. | | | | 1 = ADC result comparator trig ADCF Enabled. | | | | <b>Note</b> : After this bit is enabled and ADC start is triggered, the ADC keeps converting. The register ADCRH and ADCRL value will change based on the result of ADC setting and can also be read out from the register. This process only stops after ADCF is set to 1 | | 4 | ADCMPO | ADC Comparator Output Value | | | | This bit is the output value of ADC result comparator based on the setting of ACMPOP. This bit updates after every A/D conversion complete. | | 3:1 | ADCAQT | ADC Acquisition Time | | | | This 3-bit field decides the acquisition time for ADC sampling, following by equation below: | | | | ADC acquisition time = $\frac{4 * ADCAQT + 6}{F_{ADCSMP}}$ . (F <sub>ADCSMP</sub> base on ADCDIV (ADCCON1[5:4]) | | | | The default and minimum acquisition time is 6 ADC clock cycles. Note that this field should not be changed when ADC is in converting. | | 0 | ADCDLY.8 | ADC External Trigger Delay Counter Bit 8 See ADCDLY register. | # AINDIDS - ADC Channel Digital Input Disconnect nuvoTon | Regiser | Address | Reset Value | | | |---------|---------------|-------------|--|--| | AINDIDS | F6H, all page | 0000_0000b | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | P11DIDS | P03DIDS | P04DIDS | P05DIDS | P06DIDS | P07DIDS | P30DIDS | P17DIDS | | R/W | Bit | Name | Description | |-----|----------|---------------------------------------------------------------------------| | n | AINnDIDS | ADC Channel Digital Input Disable | | | | 0 = ADC channel n digital input Enabled. | | | | 1 = ADC channel n digital input Disabled. ADC channel n is read always 0. | # ADCDLY - ADC Trigger Delay Counter | Regiser | Address | Reset Value | |---------|----------------|-------------| | ADCDLY | E3H, all pages | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------|---|---|---|---|---|---|---| | ADCDLY[7:0] | | | | | | | | | R/W | | | | | | | | | Bit | Name | Description | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | ADCDLY[7:0] | ADC External Trigger Delay Counter Low Byte | | | | This 8-bit field combined with ADCCON2.0 forms a 9-bit counter. This counter inserts a delay after detecting the external trigger. An A/D converting starts after this period of delay. | | | | External trigger delay time = $\frac{ADCDLY}{F_{SYS}}$ . | | | | Note that this field is valid only when ADCEX (ADCCON1.1) is set. User should not modify ADCDLY during PWM run time if selecting PWM output as the external ADC trigger source. | # ADCRH - ADC Result High Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCRH | C3H, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|------|---------|---|---|---| | | | | ADCF | R[11:4] | | | | | R | | | | | | | | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------| | 7:0 | | ADC Result High Byte The most significant 8 bits of the ADC result stored in this register. | # ADCRL - ADC Result Low Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCRL | C2H, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|--------|---| | - | - | - | - | | ADCI | R[3:0] | | | - | - | - | - | | F | ₹ | | | Bit | Name | Description | |-----|------|---------------------------------------------------------------------------------------------| | 3:0 | 1 | ADC Result Low Byte The least significant 4 bits of the ADC result stored in this register. | # ADCMPH - ADC Compare High Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCMPH | CFH, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|------|---------|---|---|---| | | | | ADCM | P[11:4] | | | | | W/R | | | | | | | | | Bit | Name | Description | |-----|------|------------------------------------------------------------------------------------------------------| | 7:0 | | ADC Compare High Byte The most significant 8 bits of the ADC compare value stores in this register. | | 7.0 | | The most significant 8 bits of the ADC compare value stores in this register. | # ADCMPL - ADC Compare Low Byte | Regiser | Address | Reset Value | |---------|-------------|-------------| | ADCMPL | CEH, page 0 | 0000_0000b | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|---------|---| | - | - | - | - | | ADCM | IP[3:0] | | | - | - | - | - | | W | /R | | | Bit | Name | Description | |-----|------|-----------------------------------------------------------------------------------------------------| | 3:0 | | ADC Compare Low Byte The least significant 4 bits of the ADC compare value stores in this register. | #### 6.13 Instruction Set #### 6.13.1 Instruction Set and Address Mode The MS51 executes all the instructions of the standard 80C51 family fully compatible with MCS-51. However, the timing of each instruction is different for it uses high performance 1T 8051 core. The architecture eliminates redundant bus states and implements parallel execution of fetching, decode, and execution phases. The MS51 uses one clock per machine-cycle. It leads to performance improvement of rate 8.1 (in terms of MIPS) with respect to traditional 12T 80C51 device working at the same clock frequency. However, the real speed improvement seen in any system will depend on the instruction mix. All instructions are coded within an 8-bit field called an OPCODE. This single byte should be fetched from Program Memory. The OPCODE is decoded by the CPU. It determines what action the CPU will take and whether more operation data is needed from memory. If no other data is needed, then only one byte was required. Thus the instruction is called a one byte instruction. In some cases, more data is needed, which is two or three byte instructions. | Instruction | CY | ov | AC | Instruction | CY | ov | AC | |-------------|------------------|----|----|-------------|----|----|----| | ADD | X <sup>[1]</sup> | Х | Х | CLR C | 0 | | | | ADDC | Х | Х | Х | CPL C | Х | | | | SUBB | Х | Х | Х | ANL C, bit | Х | | | | MUL | 0 | Х | | ANL C, /bit | Х | | | | DIV | 0 | Х | | ORL C, bit | Х | | | | DA A | Х | | | ORL C, /bit | Х | | | | RRC A | Х | | | MOV C, bit | Х | | | | RLC A | Х | | | CJNE | Х | | | | SETB C | 1 | | | | | | | Table 6.13-1 Instructions That Affect Flag Settings Table 6.13-2 Instruction Set lists all instructions for details. The note of the instruction set and addressing modes are shown below. | Rn (N = 0~7) | Register R0 To R7 Of The Currently Selected Register Bank. | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Direct | 8-bit internal data location's address. It could be an internal data RAM location (00H to 7FH) or an SFR (80H to FFH). | | @RI (I = 0, 1) | 8-bit internal data RAM location (00H to FFH) addressed indirectly through register R0 or R1. | | #data | 8-bit constant included in the instruction. | | #data16 | 16-bit constant included in the instruction. | | Addr16 | 16-bit destination address. Used by LCALL and LJMP. A branch can be any-where within the Program Memory address space. | | Addr11 | 11-bit destination address. Used by ACALL and AJMP. The branch will be within the same 2K-Byte page of Program Memory as the first byte of the following instruction. | | Rel | Signed (2's complement) 8-bit offset Byte. Used by SJMP and all conditional branches. The range is -128 to +127 bytes relative to first byte of the following instruction. | | Bit | Direct addressed bit in internal data RAM or SFR. | ### 6.13.2 Instruction Set List | Instruction | OPCODE | Bytes | Clock Cycles | MS51 V.S. Tradition 80C51<br>Speed Ratio | |-------------------|--------|-------|--------------|------------------------------------------| | NOP | 00 | 1 | 1 | 12 | | ADD A, Rn | 28~2F | 1 | 2 | 6 | | ADD A, direct | 25 | 2 | 3 | 4 | | ADD A, @Ri | 26, 27 | 1 | 4 | 3 | | ADD A, #data | 24 | 2 | 2 | 6 | | ADDC A, Rn | 38~3F | 1 | 2 | 6 | | ADDC A, direct | 35 | 2 | 3 | 4 | | ADDC A, @Ri | 36, 37 | 1 | 4 | 3 | | ADDC A, #data | 34 | 2 | 2 | 6 | | SUBB A, Rn | 98~9F | 1 | 2 | 6 | | SUBB A, direct | 95 | 2 | 3 | 4 | | SUBB A, @Ri | 96, 97 | 1 | 4 | 3 | | SUBB A, #data | 94 | 2 | 2 | 6 | | INCA | 04 | 1 | 1 | 12 | | INCRn | 08~0F | 1 | 3 | 4 | | NCdirect | 05 | 2 | 4 | 3 | | NC@Ri | 06, 07 | 1 | 5 | 2.4 | | NCDPTR | A3 | 1 | 1 | 24 | | DEC A | 14 | 1 | 1 | 12 | | DEC Rn | 18~1F | 1 | 3 | 4 | | DEC direct | 15 | 2 | 4 | 3 | | DEC @Ri | 16, 17 | 1 | 5 | 2.4 | | MUL AB | | 1 | 4 | 12 | | | A4 | | | | | DIVAB | 84 | 1 | 4 | 12 | | DA A | D4 | 1 | 1 | 12 | | ANL A, Rn | 58~5F | 1 | 2 | 6 | | ANL A ® B | 55 | 2 | 3 | 4 | | ANL A, @Ri | 56, 57 | 1 | 4 | 3 | | ANL A, #data | 54 | 2 | 2 | 6 | | ANL direct, A | 52 | 2 | 4 | 3 | | ANL direct, #data | 53 | 3 | 4 | 6 | | ORL A, Rn | 48~4F | 1 | 2 | 6 | | ORL A, direct | 45 | 2 | 3 | 4 | | ORL A, @Ri | 46, 47 | 1 | 4 | 3 | | ORL A, #data | 44 | 2 | 2 | 6 | | ORL direct, A | 42 | 2 | 4 | 3 | | ORL direct, #data | 43 | 3 | 4 | 6 | | XRL A, Rn | 68~6F | 1 | 2 | 6 | | XRL A, direct | 65 | 2 | 3 | 4 | | XRL A, @Ri | 66, 67 | 1 | 4 | 3 | | XRL A, #data | 64 | 2 | 2 | 6 | | XRL direct, A | 62 | 2 | 4 | 3 | | XRL direct, #data | 63 | 3 | 4 | 6 | | CLR A | E4 | 1 | 1 | 12 | | CPL A | F4 | 1 | 1 | 12 | | RL A | 23 | 1 | 1 | 12 | nuvoTon | Instructi | on OPCODE | Bytes | Clock Cycles | MS51 V.S. Tradition 80C51<br>Speed Ratio | |------------------|-------------------------------------------------|-------|--------------|------------------------------------------| | RLC A | 33 | 1 | 1 | 12 | | RR A | 03 | 1 | 1 | 12 | | RRC A | 13 | 1 | 1 | 12 | | SWAP A | C4 | 1 | 1 | 12 | | MOV A, Rn | E8~EF | 1 | 1 | 12 | | MOV A, direct | E5 | 2 | 3 | 4 | | MOV A, @Ri | E6, E7 | 1 | 4 | 3 | | MOV A, #data | 74 | 2 | 2 | 6 | | MOV Rn, A | F8~FF | 1 | 1 | 12 | | MOV Rn, direct | A8~AF | 2 | 4 | 6 | | MOV Rn, #data | 78~7F | 2 | 2 | 6 | | MOV direct, A | F5 | 2 | 2 | 6 | | MOV direct, Rn | 88~8F | 2 | 3 | 8 | | MOV direct, dire | ct 85 | 3 | 4 | 6 | | MOV direct, @R | i 86, 87 | 2 | 5 | 4.8 | | MOV direct, #da | ta 75 | 3 | 3 | 8 | | MOV @Ri, A | F6, F7 | 1 | 3 | 4 | | MOV @Ri, direc | t A6, A7 | 2 | 4 | 6 | | MOV @Ri, #data | a 76, 77 | 2 | 3 | 6 | | MOV DPTR, #da | ata16 90 | 3 | 3 | 8 | | MOVC A, @A+DF | TR 93 | 1 | 4 | 6 | | MOVC A, @A+PC | 83 | 1 | 4 | 6 | | MOVX A, @Ri[1] | E2, E3 | 1 | 5 | 4.8 | | MOVX A, @DPTF | R[1] E0 | 1 | 4 | 6 | | MOVX @Ri, A[1] | F2, F3 | 1 | 6 | 4 | | MOVX @DPTR, A | [1] F0 | 1 | 5 | 4.8 | | PUSH direct | C0 | 2 | 4 | 6 | | POP direct | D0 | 2 | 3 | 8 | | XCH A, Rn | C8~CF | 1 | 2 | 6 | | XCH A, direct | C5 | 2 | 3 | 4 | | XCH A, @Ri | C6, C7 | 1 | 4 | 3 | | XCHD A, @Ri | D6, D7 | 1 | 5 | 2.4 | | CLR C | C3 | 1 | 1 | 12 | | CLR bit | C2 | 2 | 4 | 3 | | SETB C | D3 | 1 | 1 | 12 | | SETB bit | D2 | 2 | 4 | 3 | | CPL C | В3 | 1 | 1 | 12 | | CPL bit | B2 | 2 | 4 | 3 | | ANL C, bit | 82 | 2 | 3 | 8 | | ANL C, /bit | В0 | 2 | 3 | 8 | | ORL C, bit | 72 | 2 | 3 | 8 | | ORL C, /bit | A0 | 2 | 3 | 8 | | MOV C, bit | A2 | 2 | 3 | 4 | | MOV bit, C | 92 | 2 | 4 | 6 | | ACALL addr11 | 11, 31, 51, 71, 91, B <sup>-</sup><br>D1, F1[2] | | 4 | 6 | | LCALL addr16 | 12 | 3 | 4 | 6 | | RET | 22 | 1 | 5 | 4.8 | | Instruction | OPCODE | Bytes | Clock Cycles | MS51 V.S. Tradition 80C51<br>Speed Ratio | |----------------------|--------------------------------------|-------|--------------|------------------------------------------| | RETI | 32 | 1 | 5 | 4.8 | | AJMP addr11 | 01, 21, 41, 61, 81, A1,<br>C1, E1[3] | 2 | 3 | 8 | | LJMP addr16 | 02 | 3 | 4 | 6 | | SJMP rel | 80 | 2 | 3 | 8 | | JMP @A+DPTR | 73 | 1 | 3 | 8 | | JZ rel | 60 | 2 | 3 | 8 | | JNZ rel | 70 | 2 | 3 | 8 | | JC rel | 40 | 2 | 3 | 8 | | JNC rel | 50 | 2 | 3 | 8 | | JB bit, rel | 20 | 3 | 5 | 4.8 | | JNB bit, rel | 30 | 3 | 5 | 4.8 | | JBC bit, rel | 10 | 3 | 5 | 4.8 | | CJNE A, direct, rel | B5 | 3 | 5 | 4.8 | | CJNE A, #data, rel | B4 | 3 | 4 | 6 | | CJNE Rn, #data, rel | B8~BF | 3 | 4 | 6 | | CJNE @Ri, #data, rel | B6, B7 | 3 | 6 | 4 | | DJNZ Rn, rel | D8~DF | 2 | 4 | 6 | | DJNZ direct, rel | D5 | 3 | 5 | 4.8 | #### Note: - 1. The MS51 does not have external memory bus. MOVX instructions are used to access internal XRAM. - 2. The most three significant bits in the 11-bit address [A10:A8] decide the ACALL hex code. The code will be [A10,A9,A8,1,0,0,0,1]. - **3.** The most three significant bits in the 11-bit address [A10:A8] decide the AJMP hex code. The code will be [A10,A9,A8,0,0,0,0,1]. Table 6.13-2 Instruction Set ### 7 APPLICATION CIRCUIT # 7.1 Power Supply Scheme Figure 7.1-1 NuMicro® MS51 Power supply circuit ### 7.2 Peripheral Application Scheme Note 1: It is recommended to use 100 k $\Omega$ pull-up resistor on both ICE\_DAT and ICE\_CLK pin. Note 2: It is recommended to use 10 k $\Omega$ pull-up resistor and 10 uF capacitor on nRESET pin. Note 3: It is optional add 100ohm series resistor between ICE\_DAT/ICE\_CLK and writer pin for filtering noise interference. Figure 7.2-1 NuMicro® MS51 Peripheral interface circuit ### **8 ELECTRICAL CHARACTERISTICS** Please refer to the relative Datasheet for detailed information about the MS51 electrical characteristics. #### 9 PACKAGE DIMENSIONS Package is Halogen-free, RoHS-compliant and TSCA-compliant. #### 9.1 TSSOP 20-pin (4.4 x 6.5 x 0.9 mm) Figure 9.1-1 TSSOP-20 Package Dimension ### 9.2 QFN 20-pin (3.0 x 3.0 x 0.8 mm) for MS51XB9AE Figure 9.2-1 QFN-20 Package Dimension for MS51XB9AE #### ⊕ eee C A B Α D e PIN 1 CORNER eee C A B E 11 ⊕ ddd@|C|A|B| L1 VIEW M-M TOP VIEW \_ ccc C **SYMBOL** MIN NOM MAX SEATING PLANE // bbb C **TOTAL THICKNESS** Α 0.50 0.55 0.60 STAND OFF 0.035 0.05 Α1 0 MOLD THICKNESS A2 0.40 L/F THICKNESS А3 0.125 REF LEAD WIDTH 0.22 0.27 b 0.17 Χ D 3 BSC **BODY SIZE** 3 BSC Υ Ε LEAD PITCH 0.5 BSC e Χ J 1.40 1.50 1.60 EP SIZE 1.60 Κ 1.40 1.50 LEAD LENGTH L 0.25 0.30 0.35 L LEAD LENGTH L1 L1 0.20 0.30 0.35 PACKAGE EDGE TOLERANCE 0.1 aaa **MOLDFLATNESS** 0.1 bbb **COPLANARITY** ссс 0.08 LEAD OFFSET ddd 0.1 EXPOSD PAD OFFSET 0.1 eee Unit:mm # 9.3 QFN 20-pin (3.0 x 3.0 x 0.6mm) for MS51XB9BE nuvoton Figure 9.3-1 QFN-20 Package Dimension for MS51XB9BE # **10 REVISION HISTORY** | Date | Revision | Description | | |------------|----------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2019.01.22 | 1.00 | Initial version. | | | 2019.12.17 | 1.01 | Section 4.1.2<br>Section 6.5<br>Section 19.1.3<br>Section 7.2 | Modified MS51XB9BE pin assignment. Added SPROM description. Added note in ADC result comparator function description. Modified all ADC control register to SFR page 0. | | 2020.11.25 | 1.02 | Section 6.12 | Removed ADC slow mode description. | | 2021.01.25 | 1.03 | Section 9.3 | Modified QFN 20-pin for MS51XB9AE package dimension to add lead length L1 condition | | 2021.05.17 | 1.04 | Section 2 Section 6.12.4 | Modified LIRC feature desciption calibration condition from 1% to 10%. Modified ADCAQT description from F <sub>ADC</sub> to F <sub>ADCSMP</sub> | | 2025.01.20 | 1.05 | Section 9.2 | Updated QFN20 pin package information. | #### **Important Notice** Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage". Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life. All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.