![]() |
M480 BSP
V3.05.001
The Board Support Package for M480 Series
|
SYS register definition header file. More...
Go to the source code of this file.
Data Structures | |
| struct | SYS_T |
| struct | NMI_T |
Macros | |
| #define | SYS_PDID_PDID_Pos (0) |
| #define | SYS_PDID_PDID_Msk (0xfffffffful << SYS_PDID_PDID_Pos) |
| #define | SYS_RSTSTS_PORF_Pos (0) |
| #define | SYS_RSTSTS_PORF_Msk (0x1ul << SYS_RSTSTS_PORF_Pos) |
| #define | SYS_RSTSTS_PINRF_Pos (1) |
| #define | SYS_RSTSTS_PINRF_Msk (0x1ul << SYS_RSTSTS_PINRF_Pos) |
| #define | SYS_RSTSTS_WDTRF_Pos (2) |
| #define | SYS_RSTSTS_WDTRF_Msk (0x1ul << SYS_RSTSTS_WDTRF_Pos) |
| #define | SYS_RSTSTS_LVRF_Pos (3) |
| #define | SYS_RSTSTS_LVRF_Msk (0x1ul << SYS_RSTSTS_LVRF_Pos) |
| #define | SYS_RSTSTS_BODRF_Pos (4) |
| #define | SYS_RSTSTS_BODRF_Msk (0x1ul << SYS_RSTSTS_BODRF_Pos) |
| #define | SYS_RSTSTS_SYSRF_Pos (5) |
| #define | SYS_RSTSTS_SYSRF_Msk (0x1ul << SYS_RSTSTS_SYSRF_Pos) |
| #define | SYS_RSTSTS_CPURF_Pos (7) |
| #define | SYS_RSTSTS_CPURF_Msk (0x1ul << SYS_RSTSTS_CPURF_Pos) |
| #define | SYS_RSTSTS_CPULKRF_Pos (8) |
| #define | SYS_RSTSTS_CPULKRF_Msk (0x1ul << SYS_RSTSTS_CPULKRF_Pos) |
| #define | SYS_IPRST0_CHIPRST_Pos (0) |
| #define | SYS_IPRST0_CHIPRST_Msk (0x1ul << SYS_IPRST0_CHIPRST_Pos) |
| #define | SYS_IPRST0_CPURST_Pos (1) |
| #define | SYS_IPRST0_CPURST_Msk (0x1ul << SYS_IPRST0_CPURST_Pos) |
| #define | SYS_IPRST0_PDMARST_Pos (2) |
| #define | SYS_IPRST0_PDMARST_Msk (0x1ul << SYS_IPRST0_PDMARST_Pos) |
| #define | SYS_IPRST0_EBIRST_Pos (3) |
| #define | SYS_IPRST0_EBIRST_Msk (0x1ul << SYS_IPRST0_EBIRST_Pos) |
| #define | SYS_IPRST0_EMACRST_Pos (5) |
| #define | SYS_IPRST0_EMACRST_Msk (0x1ul << SYS_IPRST0_EMACRST_Pos) |
| #define | SYS_IPRST0_SDH0RST_Pos (6) |
| #define | SYS_IPRST0_SDH0RST_Msk (0x1ul << SYS_IPRST0_SDH0RST_Pos) |
| #define | SYS_IPRST0_CRCRST_Pos (7) |
| #define | SYS_IPRST0_CRCRST_Msk (0x1ul << SYS_IPRST0_CRCRST_Pos) |
| #define | SYS_IPRST0_CCAPRST_Pos (8) |
| #define | SYS_IPRST0_CCAPRST_Msk (0x1ul << SYS_IPRST0_CCAPRST_Pos) |
| #define | SYS_IPRST0_HSUSBDRST_Pos (10) |
| #define | SYS_IPRST0_HSUSBDRST_Msk (0x1ul << SYS_IPRST0_HSUSBDRST_Pos) |
| #define | SYS_IPRST0_CRPTRST_Pos (12) |
| #define | SYS_IPRST0_CRPTRST_Msk (0x1ul << SYS_IPRST0_CRPTRST_Pos) |
| #define | SYS_IPRST0_SPIMRST_Pos (14) |
| #define | SYS_IPRST0_SPIMRST_Msk (0x1ul << SYS_IPRST0_SPIMRST_Pos) |
| #define | SYS_IPRST0_USBHRST_Pos (16) |
| #define | SYS_IPRST0_USBHRST_Msk (0x1ul << SYS_IPRST0_USBHRST_Pos) |
| #define | SYS_IPRST0_SDH1RST_Pos (17) |
| #define | SYS_IPRST0_SDH1RST_Msk (0x1ul << SYS_IPRST0_SDH1RST_Pos) |
| #define | SYS_IPRST1_GPIORST_Pos (1) |
| #define | SYS_IPRST1_GPIORST_Msk (0x1ul << SYS_IPRST1_GPIORST_Pos) |
| #define | SYS_IPRST1_TMR0RST_Pos (2) |
| #define | SYS_IPRST1_TMR0RST_Msk (0x1ul << SYS_IPRST1_TMR0RST_Pos) |
| #define | SYS_IPRST1_TMR1RST_Pos (3) |
| #define | SYS_IPRST1_TMR1RST_Msk (0x1ul << SYS_IPRST1_TMR1RST_Pos) |
| #define | SYS_IPRST1_TMR2RST_Pos (4) |
| #define | SYS_IPRST1_TMR2RST_Msk (0x1ul << SYS_IPRST1_TMR2RST_Pos) |
| #define | SYS_IPRST1_TMR3RST_Pos (5) |
| #define | SYS_IPRST1_TMR3RST_Msk (0x1ul << SYS_IPRST1_TMR3RST_Pos) |
| #define | SYS_IPRST1_ACMP01RST_Pos (7) |
| #define | SYS_IPRST1_ACMP01RST_Msk (0x1ul << SYS_IPRST1_ACMP01RST_Pos) |
| #define | SYS_IPRST1_I2C0RST_Pos (8) |
| #define | SYS_IPRST1_I2C0RST_Msk (0x1ul << SYS_IPRST1_I2C0RST_Pos) |
| #define | SYS_IPRST1_I2C1RST_Pos (9) |
| #define | SYS_IPRST1_I2C1RST_Msk (0x1ul << SYS_IPRST1_I2C1RST_Pos) |
| #define | SYS_IPRST1_I2C2RST_Pos (10) |
| #define | SYS_IPRST1_I2C2RST_Msk (0x1ul << SYS_IPRST1_I2C2RST_Pos) |
| #define | SYS_IPRST1_QSPI0RST_Pos (12) |
| #define | SYS_IPRST1_QSPI0RST_Msk (0x1ul << SYS_IPRST1_QSPI0RST_Pos) |
| #define | SYS_IPRST1_SPI0RST_Pos (13) |
| #define | SYS_IPRST1_SPI0RST_Msk (0x1ul << SYS_IPRST1_SPI0RST_Pos) |
| #define | SYS_IPRST1_SPI1RST_Pos (14) |
| #define | SYS_IPRST1_SPI1RST_Msk (0x1ul << SYS_IPRST1_SPI1RST_Pos) |
| #define | SYS_IPRST1_SPI2RST_Pos (15) |
| #define | SYS_IPRST1_SPI2RST_Msk (0x1ul << SYS_IPRST1_SPI2RST_Pos) |
| #define | SYS_IPRST1_UART0RST_Pos (16) |
| #define | SYS_IPRST1_UART0RST_Msk (0x1ul << SYS_IPRST1_UART0RST_Pos) |
| #define | SYS_IPRST1_UART1RST_Pos (17) |
| #define | SYS_IPRST1_UART1RST_Msk (0x1ul << SYS_IPRST1_UART1RST_Pos) |
| #define | SYS_IPRST1_UART2RST_Pos (18) |
| #define | SYS_IPRST1_UART2RST_Msk (0x1ul << SYS_IPRST1_UART2RST_Pos) |
| #define | SYS_IPRST1_UART3RST_Pos (19) |
| #define | SYS_IPRST1_UART3RST_Msk (0x1ul << SYS_IPRST1_UART3RST_Pos) |
| #define | SYS_IPRST1_UART4RST_Pos (20) |
| #define | SYS_IPRST1_UART4RST_Msk (0x1ul << SYS_IPRST1_UART4RST_Pos) |
| #define | SYS_IPRST1_UART5RST_Pos (21) |
| #define | SYS_IPRST1_UART5RST_Msk (0x1ul << SYS_IPRST1_UART5RST_Pos) |
| #define | SYS_IPRST1_UART6RST_Pos (22) |
| #define | SYS_IPRST1_UART6RST_Msk (0x1ul << SYS_IPRST1_UART6RST_Pos) |
| #define | SYS_IPRST1_UART7RST_Pos (23) |
| #define | SYS_IPRST1_UART7RST_Msk (0x1ul << SYS_IPRST1_UART7RST_Pos) |
| #define | SYS_IPRST1_CAN0RST_Pos (24) |
| #define | SYS_IPRST1_CAN0RST_Msk (0x1ul << SYS_IPRST1_CAN0RST_Pos) |
| #define | SYS_IPRST1_CAN1RST_Pos (25) |
| #define | SYS_IPRST1_CAN1RST_Msk (0x1ul << SYS_IPRST1_CAN1RST_Pos) |
| #define | SYS_IPRST1_OTGRST_Pos (26) |
| #define | SYS_IPRST1_OTGRST_Msk (0x1ul << SYS_IPRST1_OTGRST_Pos) |
| #define | SYS_IPRST1_USBDRST_Pos (27) |
| #define | SYS_IPRST1_USBDRST_Msk (0x1ul << SYS_IPRST1_USBDRST_Pos) |
| #define | SYS_IPRST1_EADCRST_Pos (28) |
| #define | SYS_IPRST1_EADCRST_Msk (0x1ul << SYS_IPRST1_EADCRST_Pos) |
| #define | SYS_IPRST1_I2S0RST_Pos (29) |
| #define | SYS_IPRST1_I2S0RST_Msk (0x1ul << SYS_IPRST1_I2S0RST_Pos) |
| #define | SYS_IPRST1_HSOTGRST_Pos (30) |
| #define | SYS_IPRST1_HSOTGRST_Msk (0x1ul << SYS_IPRST1_HSOTGRST_Pos) |
| #define | SYS_IPRST1_TRNGRST_Pos (31) |
| #define | SYS_IPRST1_TRNGRST_Msk (0x1ul << SYS_IPRST1_TRNGRST_Pos) |
| #define | SYS_IPRST2_SC0RST_Pos (0) |
| #define | SYS_IPRST2_SC0RST_Msk (0x1ul << SYS_IPRST2_SC0RST_Pos) |
| #define | SYS_IPRST2_SC1RST_Pos (1) |
| #define | SYS_IPRST2_SC1RST_Msk (0x1ul << SYS_IPRST2_SC1RST_Pos) |
| #define | SYS_IPRST2_SC2RST_Pos (2) |
| #define | SYS_IPRST2_SC2RST_Msk (0x1ul << SYS_IPRST2_SC2RST_Pos) |
| #define | SYS_IPRST2_QSPI1RST_Pos (4) |
| #define | SYS_IPRST2_QSPI1RST_Msk (0x1ul << SYS_IPRST2_QSPI1RST_Pos) |
| #define | SYS_IPRST2_SPI3RST_Pos (6) |
| #define | SYS_IPRST2_SPI3RST_Msk (0x1ul << SYS_IPRST2_SPI3RST_Pos) |
| #define | SYS_IPRST2_USCI0RST_Pos (8) |
| #define | SYS_IPRST2_USCI0RST_Msk (0x1ul << SYS_IPRST2_USCI0RST_Pos) |
| #define | SYS_IPRST2_USCI1RST_Pos (9) |
| #define | SYS_IPRST2_USCI1RST_Msk (0x1ul << SYS_IPRST2_USCI1RST_Pos) |
| #define | SYS_IPRST2_DACRST_Pos (12) |
| #define | SYS_IPRST2_DACRST_Msk (0x1ul << SYS_IPRST2_DACRST_Pos) |
| #define | SYS_IPRST2_EPWM0RST_Pos (16) |
| #define | SYS_IPRST2_EPWM0RST_Msk (0x1ul << SYS_IPRST2_EPWM0RST_Pos) |
| #define | SYS_IPRST2_EPWM1RST_Pos (17) |
| #define | SYS_IPRST2_EPWM1RST_Msk (0x1ul << SYS_IPRST2_EPWM1RST_Pos) |
| #define | SYS_IPRST2_BPWM0RST_Pos (18) |
| #define | SYS_IPRST2_BPWM0RST_Msk (0x1ul << SYS_IPRST2_BPWM0RST_Pos) |
| #define | SYS_IPRST2_BPWM1RST_Pos (19) |
| #define | SYS_IPRST2_BPWM1RST_Msk (0x1ul << SYS_IPRST2_BPWM1RST_Pos) |
| #define | SYS_IPRST2_QEI0RST_Pos (22) |
| #define | SYS_IPRST2_QEI0RST_Msk (0x1ul << SYS_IPRST2_QEI0RST_Pos) |
| #define | SYS_IPRST2_QEI1RST_Pos (23) |
| #define | SYS_IPRST2_QEI1RST_Msk (0x1ul << SYS_IPRST2_QEI1RST_Pos) |
| #define | SYS_IPRST2_ECAP0RST_Pos (26) |
| #define | SYS_IPRST2_ECAP0RST_Msk (0x1ul << SYS_IPRST2_ECAP0RST_Pos) |
| #define | SYS_IPRST2_ECAP1RST_Pos (27) |
| #define | SYS_IPRST2_ECAP1RST_Msk (0x1ul << SYS_IPRST2_ECAP1RST_Pos) |
| #define | SYS_IPRST2_CAN2RST_Pos (28) |
| #define | SYS_IPRST2_CAN2RST_Msk (0x1ul << SYS_IPRST2_CAN2RST_Pos) |
| #define | SYS_IPRST2_OPARST_Pos (30) |
| #define | SYS_IPRST2_OPARST_Msk (0x1ul << SYS_IPRST2_OPARST_Pos) |
| #define | SYS_IPRST2_EADC1RST_Pos (31) |
| #define | SYS_IPRST2_EADC1RST_Msk (0x1ul << SYS_IPRST2_EADC1RST_Pos) |
| #define | SYS_BODCTL_BODEN_Pos (0) |
| #define | SYS_BODCTL_BODEN_Msk (0x1ul << SYS_BODCTL_BODEN_Pos) |
| #define | SYS_BODCTL_BODRSTEN_Pos (3) |
| #define | SYS_BODCTL_BODRSTEN_Msk (0x1ul << SYS_BODCTL_BODRSTEN_Pos) |
| #define | SYS_BODCTL_BODIF_Pos (4) |
| #define | SYS_BODCTL_BODIF_Msk (0x1ul << SYS_BODCTL_BODIF_Pos) |
| #define | SYS_BODCTL_BODLPM_Pos (5) |
| #define | SYS_BODCTL_BODLPM_Msk (0x1ul << SYS_BODCTL_BODLPM_Pos) |
| #define | SYS_BODCTL_BODOUT_Pos (6) |
| #define | SYS_BODCTL_BODOUT_Msk (0x1ul << SYS_BODCTL_BODOUT_Pos) |
| #define | SYS_BODCTL_LVREN_Pos (7) |
| #define | SYS_BODCTL_LVREN_Msk (0x1ul << SYS_BODCTL_LVREN_Pos) |
| #define | SYS_BODCTL_BODDGSEL_Pos (8) |
| #define | SYS_BODCTL_BODDGSEL_Msk (0x7ul << SYS_BODCTL_BODDGSEL_Pos) |
| #define | SYS_BODCTL_LVRDGSEL_Pos (12) |
| #define | SYS_BODCTL_LVRDGSEL_Msk (0x7ul << SYS_BODCTL_LVRDGSEL_Pos) |
| #define | SYS_BODCTL_BODVL_Pos (16) |
| #define | SYS_BODCTL_BODVL_Msk (0x7ul << SYS_BODCTL_BODVL_Pos) |
| #define | SYS_IVSCTL_VTEMPEN_Pos (0) |
| #define | SYS_IVSCTL_VTEMPEN_Msk (0x1ul << SYS_IVSCTL_VTEMPEN_Pos) |
| #define | SYS_IVSCTL_VBATUGEN_Pos (1) |
| #define | SYS_IVSCTL_VBATUGEN_Msk (0x1ul << SYS_IVSCTL_VBATUGEN_Pos) |
| #define | SYS_PORCTL_POROFF_Pos (0) |
| #define | SYS_PORCTL_POROFF_Msk (0xfffful << SYS_PORCTL_POROFF_Pos) |
| #define | SYS_VREFCTL_VREFCTL_Pos (0) |
| #define | SYS_VREFCTL_VREFCTL_Msk (0x1ful << SYS_VREFCTL_VREFCTL_Pos) |
| #define | SYS_VREFCTL_PRELOAD_SEL_Pos (6) |
| #define | SYS_VREFCTL_PRELOAD_SEL_Msk (0x3ul << SYS_VREFCTL_PRELOAD_SEL_Pos) |
| #define | SYS_USBPHY_USBROLE_Pos (0) |
| #define | SYS_USBPHY_USBROLE_Msk (0x3ul << SYS_USBPHY_USBROLE_Pos) |
| #define | SYS_USBPHY_SBO_Pos (2) |
| #define | SYS_USBPHY_SBO_Msk (0x1ul << SYS_USBPHY_SBO_Pos) |
| #define | SYS_USBPHY_USBEN_Pos (8) |
| #define | SYS_USBPHY_USBEN_Msk (0x1ul << SYS_USBPHY_USBEN_Pos) |
| #define | SYS_USBPHY_HSUSBROLE_Pos (16) |
| #define | SYS_USBPHY_HSUSBROLE_Msk (0x3ul << SYS_USBPHY_HSUSBROLE_Pos) |
| #define | SYS_USBPHY_HSUSBEN_Pos (24) |
| #define | SYS_USBPHY_HSUSBEN_Msk (0x1ul << SYS_USBPHY_HSUSBEN_Pos) |
| #define | SYS_USBPHY_HSUSBACT_Pos (25) |
| #define | SYS_USBPHY_HSUSBACT_Msk (0x1ul << SYS_USBPHY_HSUSBACT_Pos) |
| #define | SYS_GPA_MFPL_PA0MFP_Pos (0) |
| #define | SYS_GPA_MFPL_PA0MFP_Msk (0xful << SYS_GPA_MFPL_PA0MFP_Pos) |
| #define | SYS_GPA_MFPL_PA1MFP_Pos (4) |
| #define | SYS_GPA_MFPL_PA1MFP_Msk (0xful << SYS_GPA_MFPL_PA1MFP_Pos) |
| #define | SYS_GPA_MFPL_PA2MFP_Pos (8) |
| #define | SYS_GPA_MFPL_PA2MFP_Msk (0xful << SYS_GPA_MFPL_PA2MFP_Pos) |
| #define | SYS_GPA_MFPL_PA3MFP_Pos (12) |
| #define | SYS_GPA_MFPL_PA3MFP_Msk (0xful << SYS_GPA_MFPL_PA3MFP_Pos) |
| #define | SYS_GPA_MFPL_PA4MFP_Pos (16) |
| #define | SYS_GPA_MFPL_PA4MFP_Msk (0xful << SYS_GPA_MFPL_PA4MFP_Pos) |
| #define | SYS_GPA_MFPL_PA5MFP_Pos (20) |
| #define | SYS_GPA_MFPL_PA5MFP_Msk (0xful << SYS_GPA_MFPL_PA5MFP_Pos) |
| #define | SYS_GPA_MFPL_PA6MFP_Pos (24) |
| #define | SYS_GPA_MFPL_PA6MFP_Msk (0xful << SYS_GPA_MFPL_PA6MFP_Pos) |
| #define | SYS_GPA_MFPL_PA7MFP_Pos (28) |
| #define | SYS_GPA_MFPL_PA7MFP_Msk (0xful << SYS_GPA_MFPL_PA7MFP_Pos) |
| #define | SYS_GPA_MFPH_PA8MFP_Pos (0) |
| #define | SYS_GPA_MFPH_PA8MFP_Msk (0xful << SYS_GPA_MFPH_PA8MFP_Pos) |
| #define | SYS_GPA_MFPH_PA9MFP_Pos (4) |
| #define | SYS_GPA_MFPH_PA9MFP_Msk (0xful << SYS_GPA_MFPH_PA9MFP_Pos) |
| #define | SYS_GPA_MFPH_PA10MFP_Pos (8) |
| #define | SYS_GPA_MFPH_PA10MFP_Msk (0xful << SYS_GPA_MFPH_PA10MFP_Pos) |
| #define | SYS_GPA_MFPH_PA11MFP_Pos (12) |
| #define | SYS_GPA_MFPH_PA11MFP_Msk (0xful << SYS_GPA_MFPH_PA11MFP_Pos) |
| #define | SYS_GPA_MFPH_PA12MFP_Pos (16) |
| #define | SYS_GPA_MFPH_PA12MFP_Msk (0xful << SYS_GPA_MFPH_PA12MFP_Pos) |
| #define | SYS_GPA_MFPH_PA13MFP_Pos (20) |
| #define | SYS_GPA_MFPH_PA13MFP_Msk (0xful << SYS_GPA_MFPH_PA13MFP_Pos) |
| #define | SYS_GPA_MFPH_PA14MFP_Pos (24) |
| #define | SYS_GPA_MFPH_PA14MFP_Msk (0xful << SYS_GPA_MFPH_PA14MFP_Pos) |
| #define | SYS_GPA_MFPH_PA15MFP_Pos (28) |
| #define | SYS_GPA_MFPH_PA15MFP_Msk (0xful << SYS_GPA_MFPH_PA15MFP_Pos) |
| #define | SYS_GPB_MFPL_PB0MFP_Pos (0) |
| #define | SYS_GPB_MFPL_PB0MFP_Msk (0xful << SYS_GPB_MFPL_PB0MFP_Pos) |
| #define | SYS_GPB_MFPL_PB1MFP_Pos (4) |
| #define | SYS_GPB_MFPL_PB1MFP_Msk (0xful << SYS_GPB_MFPL_PB1MFP_Pos) |
| #define | SYS_GPB_MFPL_PB2MFP_Pos (8) |
| #define | SYS_GPB_MFPL_PB2MFP_Msk (0xful << SYS_GPB_MFPL_PB2MFP_Pos) |
| #define | SYS_GPB_MFPL_PB3MFP_Pos (12) |
| #define | SYS_GPB_MFPL_PB3MFP_Msk (0xful << SYS_GPB_MFPL_PB3MFP_Pos) |
| #define | SYS_GPB_MFPL_PB4MFP_Pos (16) |
| #define | SYS_GPB_MFPL_PB4MFP_Msk (0xful << SYS_GPB_MFPL_PB4MFP_Pos) |
| #define | SYS_GPB_MFPL_PB5MFP_Pos (20) |
| #define | SYS_GPB_MFPL_PB5MFP_Msk (0xful << SYS_GPB_MFPL_PB5MFP_Pos) |
| #define | SYS_GPB_MFPL_PB6MFP_Pos (24) |
| #define | SYS_GPB_MFPL_PB6MFP_Msk (0xful << SYS_GPB_MFPL_PB6MFP_Pos) |
| #define | SYS_GPB_MFPL_PB7MFP_Pos (28) |
| #define | SYS_GPB_MFPL_PB7MFP_Msk (0xful << SYS_GPB_MFPL_PB7MFP_Pos) |
| #define | SYS_GPB_MFPH_PB8MFP_Pos (0) |
| #define | SYS_GPB_MFPH_PB8MFP_Msk (0xful << SYS_GPB_MFPH_PB8MFP_Pos) |
| #define | SYS_GPB_MFPH_PB9MFP_Pos (4) |
| #define | SYS_GPB_MFPH_PB9MFP_Msk (0xful << SYS_GPB_MFPH_PB9MFP_Pos) |
| #define | SYS_GPB_MFPH_PB10MFP_Pos (8) |
| #define | SYS_GPB_MFPH_PB10MFP_Msk (0xful << SYS_GPB_MFPH_PB10MFP_Pos) |
| #define | SYS_GPB_MFPH_PB11MFP_Pos (12) |
| #define | SYS_GPB_MFPH_PB11MFP_Msk (0xful << SYS_GPB_MFPH_PB11MFP_Pos) |
| #define | SYS_GPB_MFPH_PB12MFP_Pos (16) |
| #define | SYS_GPB_MFPH_PB12MFP_Msk (0xful << SYS_GPB_MFPH_PB12MFP_Pos) |
| #define | SYS_GPB_MFPH_PB13MFP_Pos (20) |
| #define | SYS_GPB_MFPH_PB13MFP_Msk (0xful << SYS_GPB_MFPH_PB13MFP_Pos) |
| #define | SYS_GPB_MFPH_PB14MFP_Pos (24) |
| #define | SYS_GPB_MFPH_PB14MFP_Msk (0xful << SYS_GPB_MFPH_PB14MFP_Pos) |
| #define | SYS_GPB_MFPH_PB15MFP_Pos (28) |
| #define | SYS_GPB_MFPH_PB15MFP_Msk (0xful << SYS_GPB_MFPH_PB15MFP_Pos) |
| #define | SYS_GPC_MFPL_PC0MFP_Pos (0) |
| #define | SYS_GPC_MFPL_PC0MFP_Msk (0xful << SYS_GPC_MFPL_PC0MFP_Pos) |
| #define | SYS_GPC_MFPL_PC1MFP_Pos (4) |
| #define | SYS_GPC_MFPL_PC1MFP_Msk (0xful << SYS_GPC_MFPL_PC1MFP_Pos) |
| #define | SYS_GPC_MFPL_PC2MFP_Pos (8) |
| #define | SYS_GPC_MFPL_PC2MFP_Msk (0xful << SYS_GPC_MFPL_PC2MFP_Pos) |
| #define | SYS_GPC_MFPL_PC3MFP_Pos (12) |
| #define | SYS_GPC_MFPL_PC3MFP_Msk (0xful << SYS_GPC_MFPL_PC3MFP_Pos) |
| #define | SYS_GPC_MFPL_PC4MFP_Pos (16) |
| #define | SYS_GPC_MFPL_PC4MFP_Msk (0xful << SYS_GPC_MFPL_PC4MFP_Pos) |
| #define | SYS_GPC_MFPL_PC5MFP_Pos (20) |
| #define | SYS_GPC_MFPL_PC5MFP_Msk (0xful << SYS_GPC_MFPL_PC5MFP_Pos) |
| #define | SYS_GPC_MFPL_PC6MFP_Pos (24) |
| #define | SYS_GPC_MFPL_PC6MFP_Msk (0xful << SYS_GPC_MFPL_PC6MFP_Pos) |
| #define | SYS_GPC_MFPL_PC7MFP_Pos (28) |
| #define | SYS_GPC_MFPL_PC7MFP_Msk (0xful << SYS_GPC_MFPL_PC7MFP_Pos) |
| #define | SYS_GPC_MFPH_PC8MFP_Pos (0) |
| #define | SYS_GPC_MFPH_PC8MFP_Msk (0xful << SYS_GPC_MFPH_PC8MFP_Pos) |
| #define | SYS_GPC_MFPH_PC9MFP_Pos (4) |
| #define | SYS_GPC_MFPH_PC9MFP_Msk (0xful << SYS_GPC_MFPH_PC9MFP_Pos) |
| #define | SYS_GPC_MFPH_PC10MFP_Pos (8) |
| #define | SYS_GPC_MFPH_PC10MFP_Msk (0xful << SYS_GPC_MFPH_PC10MFP_Pos) |
| #define | SYS_GPC_MFPH_PC11MFP_Pos (12) |
| #define | SYS_GPC_MFPH_PC11MFP_Msk (0xful << SYS_GPC_MFPH_PC11MFP_Pos) |
| #define | SYS_GPC_MFPH_PC12MFP_Pos (16) |
| #define | SYS_GPC_MFPH_PC12MFP_Msk (0xful << SYS_GPC_MFPH_PC12MFP_Pos) |
| #define | SYS_GPC_MFPH_PC13MFP_Pos (20) |
| #define | SYS_GPC_MFPH_PC13MFP_Msk (0xful << SYS_GPC_MFPH_PC13MFP_Pos) |
| #define | SYS_GPC_MFPH_PC14MFP_Pos (24) |
| #define | SYS_GPC_MFPH_PC14MFP_Msk (0xful << SYS_GPC_MFPH_PC14MFP_Pos) |
| #define | SYS_GPC_MFPH_PC15MFP_Pos (28) |
| #define | SYS_GPC_MFPH_PC15MFP_Msk (0xful << SYS_GPC_MFPH_PC15MFP_Pos) |
| #define | SYS_GPD_MFPL_PD0MFP_Pos (0) |
| #define | SYS_GPD_MFPL_PD0MFP_Msk (0xful << SYS_GPD_MFPL_PD0MFP_Pos) |
| #define | SYS_GPD_MFPL_PD1MFP_Pos (4) |
| #define | SYS_GPD_MFPL_PD1MFP_Msk (0xful << SYS_GPD_MFPL_PD1MFP_Pos) |
| #define | SYS_GPD_MFPL_PD2MFP_Pos (8) |
| #define | SYS_GPD_MFPL_PD2MFP_Msk (0xful << SYS_GPD_MFPL_PD2MFP_Pos) |
| #define | SYS_GPD_MFPL_PD3MFP_Pos (12) |
| #define | SYS_GPD_MFPL_PD3MFP_Msk (0xful << SYS_GPD_MFPL_PD3MFP_Pos) |
| #define | SYS_GPD_MFPL_PD4MFP_Pos (16) |
| #define | SYS_GPD_MFPL_PD4MFP_Msk (0xful << SYS_GPD_MFPL_PD4MFP_Pos) |
| #define | SYS_GPD_MFPL_PD5MFP_Pos (20) |
| #define | SYS_GPD_MFPL_PD5MFP_Msk (0xful << SYS_GPD_MFPL_PD5MFP_Pos) |
| #define | SYS_GPD_MFPL_PD6MFP_Pos (24) |
| #define | SYS_GPD_MFPL_PD6MFP_Msk (0xful << SYS_GPD_MFPL_PD6MFP_Pos) |
| #define | SYS_GPD_MFPL_PD7MFP_Pos (28) |
| #define | SYS_GPD_MFPL_PD7MFP_Msk (0xful << SYS_GPD_MFPL_PD7MFP_Pos) |
| #define | SYS_GPD_MFPH_PD8MFP_Pos (0) |
| #define | SYS_GPD_MFPH_PD8MFP_Msk (0xful << SYS_GPD_MFPH_PD8MFP_Pos) |
| #define | SYS_GPD_MFPH_PD9MFP_Pos (4) |
| #define | SYS_GPD_MFPH_PD9MFP_Msk (0xful << SYS_GPD_MFPH_PD9MFP_Pos) |
| #define | SYS_GPD_MFPH_PD10MFP_Pos (8) |
| #define | SYS_GPD_MFPH_PD10MFP_Msk (0xful << SYS_GPD_MFPH_PD10MFP_Pos) |
| #define | SYS_GPD_MFPH_PD11MFP_Pos (12) |
| #define | SYS_GPD_MFPH_PD11MFP_Msk (0xful << SYS_GPD_MFPH_PD11MFP_Pos) |
| #define | SYS_GPD_MFPH_PD12MFP_Pos (16) |
| #define | SYS_GPD_MFPH_PD12MFP_Msk (0xful << SYS_GPD_MFPH_PD12MFP_Pos) |
| #define | SYS_GPD_MFPH_PD13MFP_Pos (20) |
| #define | SYS_GPD_MFPH_PD13MFP_Msk (0xful << SYS_GPD_MFPH_PD13MFP_Pos) |
| #define | SYS_GPD_MFPH_PD14MFP_Pos (24) |
| #define | SYS_GPD_MFPH_PD14MFP_Msk (0xful << SYS_GPD_MFPH_PD14MFP_Pos) |
| #define | SYS_GPD_MFPH_PD15MFP_Pos (28) |
| #define | SYS_GPD_MFPH_PD15MFP_Msk (0xful << SYS_GPD_MFPH_PD15MFP_Pos) |
| #define | SYS_GPE_MFPL_PE0MFP_Pos (0) |
| #define | SYS_GPE_MFPL_PE0MFP_Msk (0xful << SYS_GPE_MFPL_PE0MFP_Pos) |
| #define | SYS_GPE_MFPL_PE1MFP_Pos (4) |
| #define | SYS_GPE_MFPL_PE1MFP_Msk (0xful << SYS_GPE_MFPL_PE1MFP_Pos) |
| #define | SYS_GPE_MFPL_PE2MFP_Pos (8) |
| #define | SYS_GPE_MFPL_PE2MFP_Msk (0xful << SYS_GPE_MFPL_PE2MFP_Pos) |
| #define | SYS_GPE_MFPL_PE3MFP_Pos (12) |
| #define | SYS_GPE_MFPL_PE3MFP_Msk (0xful << SYS_GPE_MFPL_PE3MFP_Pos) |
| #define | SYS_GPE_MFPL_PE4MFP_Pos (16) |
| #define | SYS_GPE_MFPL_PE4MFP_Msk (0xful << SYS_GPE_MFPL_PE4MFP_Pos) |
| #define | SYS_GPE_MFPL_PE5MFP_Pos (20) |
| #define | SYS_GPE_MFPL_PE5MFP_Msk (0xful << SYS_GPE_MFPL_PE5MFP_Pos) |
| #define | SYS_GPE_MFPL_PE6MFP_Pos (24) |
| #define | SYS_GPE_MFPL_PE6MFP_Msk (0xful << SYS_GPE_MFPL_PE6MFP_Pos) |
| #define | SYS_GPE_MFPL_PE7MFP_Pos (28) |
| #define | SYS_GPE_MFPL_PE7MFP_Msk (0xful << SYS_GPE_MFPL_PE7MFP_Pos) |
| #define | SYS_GPE_MFPH_PE8MFP_Pos (0) |
| #define | SYS_GPE_MFPH_PE8MFP_Msk (0xful << SYS_GPE_MFPH_PE8MFP_Pos) |
| #define | SYS_GPE_MFPH_PE9MFP_Pos (4) |
| #define | SYS_GPE_MFPH_PE9MFP_Msk (0xful << SYS_GPE_MFPH_PE9MFP_Pos) |
| #define | SYS_GPE_MFPH_PE10MFP_Pos (8) |
| #define | SYS_GPE_MFPH_PE10MFP_Msk (0xful << SYS_GPE_MFPH_PE10MFP_Pos) |
| #define | SYS_GPE_MFPH_PE11MFP_Pos (12) |
| #define | SYS_GPE_MFPH_PE11MFP_Msk (0xful << SYS_GPE_MFPH_PE11MFP_Pos) |
| #define | SYS_GPE_MFPH_PE12MFP_Pos (16) |
| #define | SYS_GPE_MFPH_PE12MFP_Msk (0xful << SYS_GPE_MFPH_PE12MFP_Pos) |
| #define | SYS_GPE_MFPH_PE13MFP_Pos (20) |
| #define | SYS_GPE_MFPH_PE13MFP_Msk (0xful << SYS_GPE_MFPH_PE13MFP_Pos) |
| #define | SYS_GPE_MFPH_PE14MFP_Pos (24) |
| #define | SYS_GPE_MFPH_PE14MFP_Msk (0xful << SYS_GPE_MFPH_PE14MFP_Pos) |
| #define | SYS_GPE_MFPH_PE15MFP_Pos (28) |
| #define | SYS_GPE_MFPH_PE15MFP_Msk (0xful << SYS_GPE_MFPH_PE15MFP_Pos) |
| #define | SYS_GPF_MFPL_PF0MFP_Pos (0) |
| #define | SYS_GPF_MFPL_PF0MFP_Msk (0xful << SYS_GPF_MFPL_PF0MFP_Pos) |
| #define | SYS_GPF_MFPL_PF1MFP_Pos (4) |
| #define | SYS_GPF_MFPL_PF1MFP_Msk (0xful << SYS_GPF_MFPL_PF1MFP_Pos) |
| #define | SYS_GPF_MFPL_PF2MFP_Pos (8) |
| #define | SYS_GPF_MFPL_PF2MFP_Msk (0xful << SYS_GPF_MFPL_PF2MFP_Pos) |
| #define | SYS_GPF_MFPL_PF3MFP_Pos (12) |
| #define | SYS_GPF_MFPL_PF3MFP_Msk (0xful << SYS_GPF_MFPL_PF3MFP_Pos) |
| #define | SYS_GPF_MFPL_PF4MFP_Pos (16) |
| #define | SYS_GPF_MFPL_PF4MFP_Msk (0xful << SYS_GPF_MFPL_PF4MFP_Pos) |
| #define | SYS_GPF_MFPL_PF5MFP_Pos (20) |
| #define | SYS_GPF_MFPL_PF5MFP_Msk (0xful << SYS_GPF_MFPL_PF5MFP_Pos) |
| #define | SYS_GPF_MFPL_PF6MFP_Pos (24) |
| #define | SYS_GPF_MFPL_PF6MFP_Msk (0xful << SYS_GPF_MFPL_PF6MFP_Pos) |
| #define | SYS_GPF_MFPL_PF7MFP_Pos (28) |
| #define | SYS_GPF_MFPL_PF7MFP_Msk (0xful << SYS_GPF_MFPL_PF7MFP_Pos) |
| #define | SYS_GPF_MFPH_PF8MFP_Pos (0) |
| #define | SYS_GPF_MFPH_PF8MFP_Msk (0xful << SYS_GPF_MFPH_PF8MFP_Pos) |
| #define | SYS_GPF_MFPH_PF9MFP_Pos (4) |
| #define | SYS_GPF_MFPH_PF9MFP_Msk (0xful << SYS_GPF_MFPH_PF9MFP_Pos) |
| #define | SYS_GPF_MFPH_PF10MFP_Pos (8) |
| #define | SYS_GPF_MFPH_PF10MFP_Msk (0xful << SYS_GPF_MFPH_PF10MFP_Pos) |
| #define | SYS_GPF_MFPH_PF11MFP_Pos (12) |
| #define | SYS_GPF_MFPH_PF11MFP_Msk (0xful << SYS_GPF_MFPH_PF11MFP_Pos) |
| #define | SYS_GPF_MFPH_PF12MFP_Pos (16) |
| #define | SYS_GPF_MFPH_PF12MFP_Msk (0xful << SYS_GPF_MFPH_PF12MFP_Pos) |
| #define | SYS_GPF_MFPH_PF13MFP_Pos (20) |
| #define | SYS_GPF_MFPH_PF13MFP_Msk (0xful << SYS_GPF_MFPH_PF13MFP_Pos) |
| #define | SYS_GPF_MFPH_PF14MFP_Pos (24) |
| #define | SYS_GPF_MFPH_PF14MFP_Msk (0xful << SYS_GPF_MFPH_PF14MFP_Pos) |
| #define | SYS_GPF_MFPH_PF15MFP_Pos (28) |
| #define | SYS_GPF_MFPH_PF15MFP_Msk (0xful << SYS_GPF_MFPH_PF15MFP_Pos) |
| #define | SYS_GPG_MFPL_PG0MFP_Pos (0) |
| #define | SYS_GPG_MFPL_PG0MFP_Msk (0xful << SYS_GPG_MFPL_PG0MFP_Pos) |
| #define | SYS_GPG_MFPL_PG1MFP_Pos (4) |
| #define | SYS_GPG_MFPL_PG1MFP_Msk (0xful << SYS_GPG_MFPL_PG1MFP_Pos) |
| #define | SYS_GPG_MFPL_PG2MFP_Pos (8) |
| #define | SYS_GPG_MFPL_PG2MFP_Msk (0xful << SYS_GPG_MFPL_PG2MFP_Pos) |
| #define | SYS_GPG_MFPL_PG3MFP_Pos (12) |
| #define | SYS_GPG_MFPL_PG3MFP_Msk (0xful << SYS_GPG_MFPL_PG3MFP_Pos) |
| #define | SYS_GPG_MFPL_PG4MFP_Pos (16) |
| #define | SYS_GPG_MFPL_PG4MFP_Msk (0xful << SYS_GPG_MFPL_PG4MFP_Pos) |
| #define | SYS_GPG_MFPL_PG5MFP_Pos (20) |
| #define | SYS_GPG_MFPL_PG5MFP_Msk (0xful << SYS_GPG_MFPL_PG5MFP_Pos) |
| #define | SYS_GPG_MFPL_PG6MFP_Pos (24) |
| #define | SYS_GPG_MFPL_PG6MFP_Msk (0xful << SYS_GPG_MFPL_PG6MFP_Pos) |
| #define | SYS_GPG_MFPL_PG7MFP_Pos (28) |
| #define | SYS_GPG_MFPL_PG7MFP_Msk (0xful << SYS_GPG_MFPL_PG7MFP_Pos) |
| #define | SYS_GPG_MFPH_PG8MFP_Pos (0) |
| #define | SYS_GPG_MFPH_PG8MFP_Msk (0xful << SYS_GPG_MFPH_PG8MFP_Pos) |
| #define | SYS_GPG_MFPH_PG9MFP_Pos (4) |
| #define | SYS_GPG_MFPH_PG9MFP_Msk (0xful << SYS_GPG_MFPH_PG9MFP_Pos) |
| #define | SYS_GPG_MFPH_PG10MFP_Pos (8) |
| #define | SYS_GPG_MFPH_PG10MFP_Msk (0xful << SYS_GPG_MFPH_PG10MFP_Pos) |
| #define | SYS_GPG_MFPH_PG11MFP_Pos (12) |
| #define | SYS_GPG_MFPH_PG11MFP_Msk (0xful << SYS_GPG_MFPH_PG11MFP_Pos) |
| #define | SYS_GPG_MFPH_PG12MFP_Pos (16) |
| #define | SYS_GPG_MFPH_PG12MFP_Msk (0xful << SYS_GPG_MFPH_PG12MFP_Pos) |
| #define | SYS_GPG_MFPH_PG13MFP_Pos (20) |
| #define | SYS_GPG_MFPH_PG13MFP_Msk (0xful << SYS_GPG_MFPH_PG13MFP_Pos) |
| #define | SYS_GPG_MFPH_PG14MFP_Pos (24) |
| #define | SYS_GPG_MFPH_PG14MFP_Msk (0xful << SYS_GPG_MFPH_PG14MFP_Pos) |
| #define | SYS_GPG_MFPH_PG15MFP_Pos (28) |
| #define | SYS_GPG_MFPH_PG15MFP_Msk (0xful << SYS_GPG_MFPH_PG15MFP_Pos) |
| #define | SYS_GPH_MFPL_PH0MFP_Pos (0) |
| #define | SYS_GPH_MFPL_PH0MFP_Msk (0xful << SYS_GPH_MFPL_PH0MFP_Pos) |
| #define | SYS_GPH_MFPL_PH1MFP_Pos (4) |
| #define | SYS_GPH_MFPL_PH1MFP_Msk (0xful << SYS_GPH_MFPL_PH1MFP_Pos) |
| #define | SYS_GPH_MFPL_PH2MFP_Pos (8) |
| #define | SYS_GPH_MFPL_PH2MFP_Msk (0xful << SYS_GPH_MFPL_PH2MFP_Pos) |
| #define | SYS_GPH_MFPL_PH3MFP_Pos (12) |
| #define | SYS_GPH_MFPL_PH3MFP_Msk (0xful << SYS_GPH_MFPL_PH3MFP_Pos) |
| #define | SYS_GPH_MFPL_PH4MFP_Pos (16) |
| #define | SYS_GPH_MFPL_PH4MFP_Msk (0xful << SYS_GPH_MFPL_PH4MFP_Pos) |
| #define | SYS_GPH_MFPL_PH5MFP_Pos (20) |
| #define | SYS_GPH_MFPL_PH5MFP_Msk (0xful << SYS_GPH_MFPL_PH5MFP_Pos) |
| #define | SYS_GPH_MFPL_PH6MFP_Pos (24) |
| #define | SYS_GPH_MFPL_PH6MFP_Msk (0xful << SYS_GPH_MFPL_PH6MFP_Pos) |
| #define | SYS_GPH_MFPL_PH7MFP_Pos (28) |
| #define | SYS_GPH_MFPL_PH7MFP_Msk (0xful << SYS_GPH_MFPL_PH7MFP_Pos) |
| #define | SYS_GPH_MFPH_PH8MFP_Pos (0) |
| #define | SYS_GPH_MFPH_PH8MFP_Msk (0xful << SYS_GPH_MFPH_PH8MFP_Pos) |
| #define | SYS_GPH_MFPH_PH9MFP_Pos (4) |
| #define | SYS_GPH_MFPH_PH9MFP_Msk (0xful << SYS_GPH_MFPH_PH9MFP_Pos) |
| #define | SYS_GPH_MFPH_PH10MFP_Pos (8) |
| #define | SYS_GPH_MFPH_PH10MFP_Msk (0xful << SYS_GPH_MFPH_PH10MFP_Pos) |
| #define | SYS_GPH_MFPH_PH11MFP_Pos (12) |
| #define | SYS_GPH_MFPH_PH11MFP_Msk (0xful << SYS_GPH_MFPH_PH11MFP_Pos) |
| #define | SYS_GPH_MFPH_PH12MFP_Pos (16) |
| #define | SYS_GPH_MFPH_PH12MFP_Msk (0xful << SYS_GPH_MFPH_PH12MFP_Pos) |
| #define | SYS_GPH_MFPH_PH13MFP_Pos (20) |
| #define | SYS_GPH_MFPH_PH13MFP_Msk (0xful << SYS_GPH_MFPH_PH13MFP_Pos) |
| #define | SYS_GPH_MFPH_PH14MFP_Pos (24) |
| #define | SYS_GPH_MFPH_PH14MFP_Msk (0xful << SYS_GPH_MFPH_PH14MFP_Pos) |
| #define | SYS_GPH_MFPH_PH15MFP_Pos (28) |
| #define | SYS_GPH_MFPH_PH15MFP_Msk (0xful << SYS_GPH_MFPH_PH15MFP_Pos) |
| #define | SYS_GPA_MFOS_MFOS0_Pos (0) |
| #define | SYS_GPA_MFOS_MFOS0_Msk (0x1ul << SYS_GPA_MFOS_MFOS0_Pos) |
| #define | SYS_GPA_MFOS_MFOS1_Pos (1) |
| #define | SYS_GPA_MFOS_MFOS1_Msk (0x1ul << SYS_GPA_MFOS_MFOS1_Pos) |
| #define | SYS_GPA_MFOS_MFOS2_Pos (2) |
| #define | SYS_GPA_MFOS_MFOS2_Msk (0x1ul << SYS_GPA_MFOS_MFOS2_Pos) |
| #define | SYS_GPA_MFOS_MFOS3_Pos (3) |
| #define | SYS_GPA_MFOS_MFOS3_Msk (0x1ul << SYS_GPA_MFOS_MFOS3_Pos) |
| #define | SYS_GPA_MFOS_MFOS4_Pos (4) |
| #define | SYS_GPA_MFOS_MFOS4_Msk (0x1ul << SYS_GPA_MFOS_MFOS4_Pos) |
| #define | SYS_GPA_MFOS_MFOS5_Pos (5) |
| #define | SYS_GPA_MFOS_MFOS5_Msk (0x1ul << SYS_GPA_MFOS_MFOS5_Pos) |
| #define | SYS_GPA_MFOS_MFOS6_Pos (6) |
| #define | SYS_GPA_MFOS_MFOS6_Msk (0x1ul << SYS_GPA_MFOS_MFOS6_Pos) |
| #define | SYS_GPA_MFOS_MFOS7_Pos (7) |
| #define | SYS_GPA_MFOS_MFOS7_Msk (0x1ul << SYS_GPA_MFOS_MFOS7_Pos) |
| #define | SYS_GPA_MFOS_MFOS8_Pos (8) |
| #define | SYS_GPA_MFOS_MFOS8_Msk (0x1ul << SYS_GPA_MFOS_MFOS8_Pos) |
| #define | SYS_GPA_MFOS_MFOS9_Pos (9) |
| #define | SYS_GPA_MFOS_MFOS9_Msk (0x1ul << SYS_GPA_MFOS_MFOS9_Pos) |
| #define | SYS_GPA_MFOS_MFOS10_Pos (10) |
| #define | SYS_GPA_MFOS_MFOS10_Msk (0x1ul << SYS_GPA_MFOS_MFOS10_Pos) |
| #define | SYS_GPA_MFOS_MFOS11_Pos (11) |
| #define | SYS_GPA_MFOS_MFOS11_Msk (0x1ul << SYS_GPA_MFOS_MFOS11_Pos) |
| #define | SYS_GPA_MFOS_MFOS12_Pos (12) |
| #define | SYS_GPA_MFOS_MFOS12_Msk (0x1ul << SYS_GPA_MFOS_MFOS12_Pos) |
| #define | SYS_GPA_MFOS_MFOS13_Pos (13) |
| #define | SYS_GPA_MFOS_MFOS13_Msk (0x1ul << SYS_GPA_MFOS_MFOS13_Pos) |
| #define | SYS_GPA_MFOS_MFOS14_Pos (14) |
| #define | SYS_GPA_MFOS_MFOS14_Msk (0x1ul << SYS_GPA_MFOS_MFOS14_Pos) |
| #define | SYS_GPA_MFOS_MFOS15_Pos (15) |
| #define | SYS_GPA_MFOS_MFOS15_Msk (0x1ul << SYS_GPA_MFOS_MFOS15_Pos) |
| #define | SYS_GPB_MFOS_MFOS0_Pos (0) |
| #define | SYS_GPB_MFOS_MFOS0_Msk (0x1ul << SYS_GPB_MFOS_MFOS0_Pos) |
| #define | SYS_GPB_MFOS_MFOS1_Pos (1) |
| #define | SYS_GPB_MFOS_MFOS1_Msk (0x1ul << SYS_GPB_MFOS_MFOS1_Pos) |
| #define | SYS_GPB_MFOS_MFOS2_Pos (2) |
| #define | SYS_GPB_MFOS_MFOS2_Msk (0x1ul << SYS_GPB_MFOS_MFOS2_Pos) |
| #define | SYS_GPB_MFOS_MFOS3_Pos (3) |
| #define | SYS_GPB_MFOS_MFOS3_Msk (0x1ul << SYS_GPB_MFOS_MFOS3_Pos) |
| #define | SYS_GPB_MFOS_MFOS4_Pos (4) |
| #define | SYS_GPB_MFOS_MFOS4_Msk (0x1ul << SYS_GPB_MFOS_MFOS4_Pos) |
| #define | SYS_GPB_MFOS_MFOS5_Pos (5) |
| #define | SYS_GPB_MFOS_MFOS5_Msk (0x1ul << SYS_GPB_MFOS_MFOS5_Pos) |
| #define | SYS_GPB_MFOS_MFOS6_Pos (6) |
| #define | SYS_GPB_MFOS_MFOS6_Msk (0x1ul << SYS_GPB_MFOS_MFOS6_Pos) |
| #define | SYS_GPB_MFOS_MFOS7_Pos (7) |
| #define | SYS_GPB_MFOS_MFOS7_Msk (0x1ul << SYS_GPB_MFOS_MFOS7_Pos) |
| #define | SYS_GPB_MFOS_MFOS8_Pos (8) |
| #define | SYS_GPB_MFOS_MFOS8_Msk (0x1ul << SYS_GPB_MFOS_MFOS8_Pos) |
| #define | SYS_GPB_MFOS_MFOS9_Pos (9) |
| #define | SYS_GPB_MFOS_MFOS9_Msk (0x1ul << SYS_GPB_MFOS_MFOS9_Pos) |
| #define | SYS_GPB_MFOS_MFOS10_Pos (10) |
| #define | SYS_GPB_MFOS_MFOS10_Msk (0x1ul << SYS_GPB_MFOS_MFOS10_Pos) |
| #define | SYS_GPB_MFOS_MFOS11_Pos (11) |
| #define | SYS_GPB_MFOS_MFOS11_Msk (0x1ul << SYS_GPB_MFOS_MFOS11_Pos) |
| #define | SYS_GPB_MFOS_MFOS12_Pos (12) |
| #define | SYS_GPB_MFOS_MFOS12_Msk (0x1ul << SYS_GPB_MFOS_MFOS12_Pos) |
| #define | SYS_GPB_MFOS_MFOS13_Pos (13) |
| #define | SYS_GPB_MFOS_MFOS13_Msk (0x1ul << SYS_GPB_MFOS_MFOS13_Pos) |
| #define | SYS_GPB_MFOS_MFOS14_Pos (14) |
| #define | SYS_GPB_MFOS_MFOS14_Msk (0x1ul << SYS_GPB_MFOS_MFOS14_Pos) |
| #define | SYS_GPB_MFOS_MFOS15_Pos (15) |
| #define | SYS_GPB_MFOS_MFOS15_Msk (0x1ul << SYS_GPB_MFOS_MFOS15_Pos) |
| #define | SYS_GPC_MFOS_MFOS0_Pos (0) |
| #define | SYS_GPC_MFOS_MFOS0_Msk (0x1ul << SYS_GPC_MFOS_MFOS0_Pos) |
| #define | SYS_GPC_MFOS_MFOS1_Pos (1) |
| #define | SYS_GPC_MFOS_MFOS1_Msk (0x1ul << SYS_GPC_MFOS_MFOS1_Pos) |
| #define | SYS_GPC_MFOS_MFOS2_Pos (2) |
| #define | SYS_GPC_MFOS_MFOS2_Msk (0x1ul << SYS_GPC_MFOS_MFOS2_Pos) |
| #define | SYS_GPC_MFOS_MFOS3_Pos (3) |
| #define | SYS_GPC_MFOS_MFOS3_Msk (0x1ul << SYS_GPC_MFOS_MFOS3_Pos) |
| #define | SYS_GPC_MFOS_MFOS4_Pos (4) |
| #define | SYS_GPC_MFOS_MFOS4_Msk (0x1ul << SYS_GPC_MFOS_MFOS4_Pos) |
| #define | SYS_GPC_MFOS_MFOS5_Pos (5) |
| #define | SYS_GPC_MFOS_MFOS5_Msk (0x1ul << SYS_GPC_MFOS_MFOS5_Pos) |
| #define | SYS_GPC_MFOS_MFOS6_Pos (6) |
| #define | SYS_GPC_MFOS_MFOS6_Msk (0x1ul << SYS_GPC_MFOS_MFOS6_Pos) |
| #define | SYS_GPC_MFOS_MFOS7_Pos (7) |
| #define | SYS_GPC_MFOS_MFOS7_Msk (0x1ul << SYS_GPC_MFOS_MFOS7_Pos) |
| #define | SYS_GPC_MFOS_MFOS8_Pos (8) |
| #define | SYS_GPC_MFOS_MFOS8_Msk (0x1ul << SYS_GPC_MFOS_MFOS8_Pos) |
| #define | SYS_GPC_MFOS_MFOS9_Pos (9) |
| #define | SYS_GPC_MFOS_MFOS9_Msk (0x1ul << SYS_GPC_MFOS_MFOS9_Pos) |
| #define | SYS_GPC_MFOS_MFOS10_Pos (10) |
| #define | SYS_GPC_MFOS_MFOS10_Msk (0x1ul << SYS_GPC_MFOS_MFOS10_Pos) |
| #define | SYS_GPC_MFOS_MFOS11_Pos (11) |
| #define | SYS_GPC_MFOS_MFOS11_Msk (0x1ul << SYS_GPC_MFOS_MFOS11_Pos) |
| #define | SYS_GPC_MFOS_MFOS12_Pos (12) |
| #define | SYS_GPC_MFOS_MFOS12_Msk (0x1ul << SYS_GPC_MFOS_MFOS12_Pos) |
| #define | SYS_GPC_MFOS_MFOS13_Pos (13) |
| #define | SYS_GPC_MFOS_MFOS13_Msk (0x1ul << SYS_GPC_MFOS_MFOS13_Pos) |
| #define | SYS_GPC_MFOS_MFOS14_Pos (14) |
| #define | SYS_GPC_MFOS_MFOS14_Msk (0x1ul << SYS_GPC_MFOS_MFOS14_Pos) |
| #define | SYS_GPC_MFOS_MFOS15_Pos (15) |
| #define | SYS_GPC_MFOS_MFOS15_Msk (0x1ul << SYS_GPC_MFOS_MFOS15_Pos) |
| #define | SYS_GPD_MFOS_MFOS0_Pos (0) |
| #define | SYS_GPD_MFOS_MFOS0_Msk (0x1ul << SYS_GPD_MFOS_MFOS0_Pos) |
| #define | SYS_GPD_MFOS_MFOS1_Pos (1) |
| #define | SYS_GPD_MFOS_MFOS1_Msk (0x1ul << SYS_GPD_MFOS_MFOS1_Pos) |
| #define | SYS_GPD_MFOS_MFOS2_Pos (2) |
| #define | SYS_GPD_MFOS_MFOS2_Msk (0x1ul << SYS_GPD_MFOS_MFOS2_Pos) |
| #define | SYS_GPD_MFOS_MFOS3_Pos (3) |
| #define | SYS_GPD_MFOS_MFOS3_Msk (0x1ul << SYS_GPD_MFOS_MFOS3_Pos) |
| #define | SYS_GPD_MFOS_MFOS4_Pos (4) |
| #define | SYS_GPD_MFOS_MFOS4_Msk (0x1ul << SYS_GPD_MFOS_MFOS4_Pos) |
| #define | SYS_GPD_MFOS_MFOS5_Pos (5) |
| #define | SYS_GPD_MFOS_MFOS5_Msk (0x1ul << SYS_GPD_MFOS_MFOS5_Pos) |
| #define | SYS_GPD_MFOS_MFOS6_Pos (6) |
| #define | SYS_GPD_MFOS_MFOS6_Msk (0x1ul << SYS_GPD_MFOS_MFOS6_Pos) |
| #define | SYS_GPD_MFOS_MFOS7_Pos (7) |
| #define | SYS_GPD_MFOS_MFOS7_Msk (0x1ul << SYS_GPD_MFOS_MFOS7_Pos) |
| #define | SYS_GPD_MFOS_MFOS8_Pos (8) |
| #define | SYS_GPD_MFOS_MFOS8_Msk (0x1ul << SYS_GPD_MFOS_MFOS8_Pos) |
| #define | SYS_GPD_MFOS_MFOS9_Pos (9) |
| #define | SYS_GPD_MFOS_MFOS9_Msk (0x1ul << SYS_GPD_MFOS_MFOS9_Pos) |
| #define | SYS_GPD_MFOS_MFOS10_Pos (10) |
| #define | SYS_GPD_MFOS_MFOS10_Msk (0x1ul << SYS_GPD_MFOS_MFOS10_Pos) |
| #define | SYS_GPD_MFOS_MFOS11_Pos (11) |
| #define | SYS_GPD_MFOS_MFOS11_Msk (0x1ul << SYS_GPD_MFOS_MFOS11_Pos) |
| #define | SYS_GPD_MFOS_MFOS12_Pos (12) |
| #define | SYS_GPD_MFOS_MFOS12_Msk (0x1ul << SYS_GPD_MFOS_MFOS12_Pos) |
| #define | SYS_GPD_MFOS_MFOS13_Pos (13) |
| #define | SYS_GPD_MFOS_MFOS13_Msk (0x1ul << SYS_GPD_MFOS_MFOS13_Pos) |
| #define | SYS_GPD_MFOS_MFOS14_Pos (14) |
| #define | SYS_GPD_MFOS_MFOS14_Msk (0x1ul << SYS_GPD_MFOS_MFOS14_Pos) |
| #define | SYS_GPD_MFOS_MFOS15_Pos (15) |
| #define | SYS_GPD_MFOS_MFOS15_Msk (0x1ul << SYS_GPD_MFOS_MFOS15_Pos) |
| #define | SYS_GPE_MFOS_MFOS0_Pos (0) |
| #define | SYS_GPE_MFOS_MFOS0_Msk (0x1ul << SYS_GPE_MFOS_MFOS0_Pos) |
| #define | SYS_GPE_MFOS_MFOS1_Pos (1) |
| #define | SYS_GPE_MFOS_MFOS1_Msk (0x1ul << SYS_GPE_MFOS_MFOS1_Pos) |
| #define | SYS_GPE_MFOS_MFOS2_Pos (2) |
| #define | SYS_GPE_MFOS_MFOS2_Msk (0x1ul << SYS_GPE_MFOS_MFOS2_Pos) |
| #define | SYS_GPE_MFOS_MFOS3_Pos (3) |
| #define | SYS_GPE_MFOS_MFOS3_Msk (0x1ul << SYS_GPE_MFOS_MFOS3_Pos) |
| #define | SYS_GPE_MFOS_MFOS4_Pos (4) |
| #define | SYS_GPE_MFOS_MFOS4_Msk (0x1ul << SYS_GPE_MFOS_MFOS4_Pos) |
| #define | SYS_GPE_MFOS_MFOS5_Pos (5) |
| #define | SYS_GPE_MFOS_MFOS5_Msk (0x1ul << SYS_GPE_MFOS_MFOS5_Pos) |
| #define | SYS_GPE_MFOS_MFOS6_Pos (6) |
| #define | SYS_GPE_MFOS_MFOS6_Msk (0x1ul << SYS_GPE_MFOS_MFOS6_Pos) |
| #define | SYS_GPE_MFOS_MFOS7_Pos (7) |
| #define | SYS_GPE_MFOS_MFOS7_Msk (0x1ul << SYS_GPE_MFOS_MFOS7_Pos) |
| #define | SYS_GPE_MFOS_MFOS8_Pos (8) |
| #define | SYS_GPE_MFOS_MFOS8_Msk (0x1ul << SYS_GPE_MFOS_MFOS8_Pos) |
| #define | SYS_GPE_MFOS_MFOS9_Pos (9) |
| #define | SYS_GPE_MFOS_MFOS9_Msk (0x1ul << SYS_GPE_MFOS_MFOS9_Pos) |
| #define | SYS_GPE_MFOS_MFOS10_Pos (10) |
| #define | SYS_GPE_MFOS_MFOS10_Msk (0x1ul << SYS_GPE_MFOS_MFOS10_Pos) |
| #define | SYS_GPE_MFOS_MFOS11_Pos (11) |
| #define | SYS_GPE_MFOS_MFOS11_Msk (0x1ul << SYS_GPE_MFOS_MFOS11_Pos) |
| #define | SYS_GPE_MFOS_MFOS12_Pos (12) |
| #define | SYS_GPE_MFOS_MFOS12_Msk (0x1ul << SYS_GPE_MFOS_MFOS12_Pos) |
| #define | SYS_GPE_MFOS_MFOS13_Pos (13) |
| #define | SYS_GPE_MFOS_MFOS13_Msk (0x1ul << SYS_GPE_MFOS_MFOS13_Pos) |
| #define | SYS_GPE_MFOS_MFOS14_Pos (14) |
| #define | SYS_GPE_MFOS_MFOS14_Msk (0x1ul << SYS_GPE_MFOS_MFOS14_Pos) |
| #define | SYS_GPE_MFOS_MFOS15_Pos (15) |
| #define | SYS_GPE_MFOS_MFOS15_Msk (0x1ul << SYS_GPE_MFOS_MFOS15_Pos) |
| #define | SYS_GPF_MFOS_MFOS0_Pos (0) |
| #define | SYS_GPF_MFOS_MFOS0_Msk (0x1ul << SYS_GPF_MFOS_MFOS0_Pos) |
| #define | SYS_GPF_MFOS_MFOS1_Pos (1) |
| #define | SYS_GPF_MFOS_MFOS1_Msk (0x1ul << SYS_GPF_MFOS_MFOS1_Pos) |
| #define | SYS_GPF_MFOS_MFOS2_Pos (2) |
| #define | SYS_GPF_MFOS_MFOS2_Msk (0x1ul << SYS_GPF_MFOS_MFOS2_Pos) |
| #define | SYS_GPF_MFOS_MFOS3_Pos (3) |
| #define | SYS_GPF_MFOS_MFOS3_Msk (0x1ul << SYS_GPF_MFOS_MFOS3_Pos) |
| #define | SYS_GPF_MFOS_MFOS4_Pos (4) |
| #define | SYS_GPF_MFOS_MFOS4_Msk (0x1ul << SYS_GPF_MFOS_MFOS4_Pos) |
| #define | SYS_GPF_MFOS_MFOS5_Pos (5) |
| #define | SYS_GPF_MFOS_MFOS5_Msk (0x1ul << SYS_GPF_MFOS_MFOS5_Pos) |
| #define | SYS_GPF_MFOS_MFOS6_Pos (6) |
| #define | SYS_GPF_MFOS_MFOS6_Msk (0x1ul << SYS_GPF_MFOS_MFOS6_Pos) |
| #define | SYS_GPF_MFOS_MFOS7_Pos (7) |
| #define | SYS_GPF_MFOS_MFOS7_Msk (0x1ul << SYS_GPF_MFOS_MFOS7_Pos) |
| #define | SYS_GPF_MFOS_MFOS8_Pos (8) |
| #define | SYS_GPF_MFOS_MFOS8_Msk (0x1ul << SYS_GPF_MFOS_MFOS8_Pos) |
| #define | SYS_GPF_MFOS_MFOS9_Pos (9) |
| #define | SYS_GPF_MFOS_MFOS9_Msk (0x1ul << SYS_GPF_MFOS_MFOS9_Pos) |
| #define | SYS_GPF_MFOS_MFOS10_Pos (10) |
| #define | SYS_GPF_MFOS_MFOS10_Msk (0x1ul << SYS_GPF_MFOS_MFOS10_Pos) |
| #define | SYS_GPF_MFOS_MFOS11_Pos (11) |
| #define | SYS_GPF_MFOS_MFOS11_Msk (0x1ul << SYS_GPF_MFOS_MFOS11_Pos) |
| #define | SYS_GPF_MFOS_MFOS12_Pos (12) |
| #define | SYS_GPF_MFOS_MFOS12_Msk (0x1ul << SYS_GPF_MFOS_MFOS12_Pos) |
| #define | SYS_GPF_MFOS_MFOS13_Pos (13) |
| #define | SYS_GPF_MFOS_MFOS13_Msk (0x1ul << SYS_GPF_MFOS_MFOS13_Pos) |
| #define | SYS_GPF_MFOS_MFOS14_Pos (14) |
| #define | SYS_GPF_MFOS_MFOS14_Msk (0x1ul << SYS_GPF_MFOS_MFOS14_Pos) |
| #define | SYS_GPF_MFOS_MFOS15_Pos (15) |
| #define | SYS_GPF_MFOS_MFOS15_Msk (0x1ul << SYS_GPF_MFOS_MFOS15_Pos) |
| #define | SYS_GPG_MFOS_MFOS0_Pos (0) |
| #define | SYS_GPG_MFOS_MFOS0_Msk (0x1ul << SYS_GPG_MFOS_MFOS0_Pos) |
| #define | SYS_GPG_MFOS_MFOS1_Pos (1) |
| #define | SYS_GPG_MFOS_MFOS1_Msk (0x1ul << SYS_GPG_MFOS_MFOS1_Pos) |
| #define | SYS_GPG_MFOS_MFOS2_Pos (2) |
| #define | SYS_GPG_MFOS_MFOS2_Msk (0x1ul << SYS_GPG_MFOS_MFOS2_Pos) |
| #define | SYS_GPG_MFOS_MFOS3_Pos (3) |
| #define | SYS_GPG_MFOS_MFOS3_Msk (0x1ul << SYS_GPG_MFOS_MFOS3_Pos) |
| #define | SYS_GPG_MFOS_MFOS4_Pos (4) |
| #define | SYS_GPG_MFOS_MFOS4_Msk (0x1ul << SYS_GPG_MFOS_MFOS4_Pos) |
| #define | SYS_GPG_MFOS_MFOS5_Pos (5) |
| #define | SYS_GPG_MFOS_MFOS5_Msk (0x1ul << SYS_GPG_MFOS_MFOS5_Pos) |
| #define | SYS_GPG_MFOS_MFOS6_Pos (6) |
| #define | SYS_GPG_MFOS_MFOS6_Msk (0x1ul << SYS_GPG_MFOS_MFOS6_Pos) |
| #define | SYS_GPG_MFOS_MFOS7_Pos (7) |
| #define | SYS_GPG_MFOS_MFOS7_Msk (0x1ul << SYS_GPG_MFOS_MFOS7_Pos) |
| #define | SYS_GPG_MFOS_MFOS8_Pos (8) |
| #define | SYS_GPG_MFOS_MFOS8_Msk (0x1ul << SYS_GPG_MFOS_MFOS8_Pos) |
| #define | SYS_GPG_MFOS_MFOS9_Pos (9) |
| #define | SYS_GPG_MFOS_MFOS9_Msk (0x1ul << SYS_GPG_MFOS_MFOS9_Pos) |
| #define | SYS_GPG_MFOS_MFOS10_Pos (10) |
| #define | SYS_GPG_MFOS_MFOS10_Msk (0x1ul << SYS_GPG_MFOS_MFOS10_Pos) |
| #define | SYS_GPG_MFOS_MFOS11_Pos (11) |
| #define | SYS_GPG_MFOS_MFOS11_Msk (0x1ul << SYS_GPG_MFOS_MFOS11_Pos) |
| #define | SYS_GPG_MFOS_MFOS12_Pos (12) |
| #define | SYS_GPG_MFOS_MFOS12_Msk (0x1ul << SYS_GPG_MFOS_MFOS12_Pos) |
| #define | SYS_GPG_MFOS_MFOS13_Pos (13) |
| #define | SYS_GPG_MFOS_MFOS13_Msk (0x1ul << SYS_GPG_MFOS_MFOS13_Pos) |
| #define | SYS_GPG_MFOS_MFOS14_Pos (14) |
| #define | SYS_GPG_MFOS_MFOS14_Msk (0x1ul << SYS_GPG_MFOS_MFOS14_Pos) |
| #define | SYS_GPG_MFOS_MFOS15_Pos (15) |
| #define | SYS_GPG_MFOS_MFOS15_Msk (0x1ul << SYS_GPG_MFOS_MFOS15_Pos) |
| #define | SYS_GPH_MFOS_MFOS0_Pos (0) |
| #define | SYS_GPH_MFOS_MFOS0_Msk (0x1ul << SYS_GPH_MFOS_MFOS0_Pos) |
| #define | SYS_GPH_MFOS_MFOS1_Pos (1) |
| #define | SYS_GPH_MFOS_MFOS1_Msk (0x1ul << SYS_GPH_MFOS_MFOS1_Pos) |
| #define | SYS_GPH_MFOS_MFOS2_Pos (2) |
| #define | SYS_GPH_MFOS_MFOS2_Msk (0x1ul << SYS_GPH_MFOS_MFOS2_Pos) |
| #define | SYS_GPH_MFOS_MFOS3_Pos (3) |
| #define | SYS_GPH_MFOS_MFOS3_Msk (0x1ul << SYS_GPH_MFOS_MFOS3_Pos) |
| #define | SYS_GPH_MFOS_MFOS4_Pos (4) |
| #define | SYS_GPH_MFOS_MFOS4_Msk (0x1ul << SYS_GPH_MFOS_MFOS4_Pos) |
| #define | SYS_GPH_MFOS_MFOS5_Pos (5) |
| #define | SYS_GPH_MFOS_MFOS5_Msk (0x1ul << SYS_GPH_MFOS_MFOS5_Pos) |
| #define | SYS_GPH_MFOS_MFOS6_Pos (6) |
| #define | SYS_GPH_MFOS_MFOS6_Msk (0x1ul << SYS_GPH_MFOS_MFOS6_Pos) |
| #define | SYS_GPH_MFOS_MFOS7_Pos (7) |
| #define | SYS_GPH_MFOS_MFOS7_Msk (0x1ul << SYS_GPH_MFOS_MFOS7_Pos) |
| #define | SYS_GPH_MFOS_MFOS8_Pos (8) |
| #define | SYS_GPH_MFOS_MFOS8_Msk (0x1ul << SYS_GPH_MFOS_MFOS8_Pos) |
| #define | SYS_GPH_MFOS_MFOS9_Pos (9) |
| #define | SYS_GPH_MFOS_MFOS9_Msk (0x1ul << SYS_GPH_MFOS_MFOS9_Pos) |
| #define | SYS_GPH_MFOS_MFOS10_Pos (10) |
| #define | SYS_GPH_MFOS_MFOS10_Msk (0x1ul << SYS_GPH_MFOS_MFOS10_Pos) |
| #define | SYS_GPH_MFOS_MFOS11_Pos (11) |
| #define | SYS_GPH_MFOS_MFOS11_Msk (0x1ul << SYS_GPH_MFOS_MFOS11_Pos) |
| #define | SYS_GPH_MFOS_MFOS12_Pos (12) |
| #define | SYS_GPH_MFOS_MFOS12_Msk (0x1ul << SYS_GPH_MFOS_MFOS12_Pos) |
| #define | SYS_GPH_MFOS_MFOS13_Pos (13) |
| #define | SYS_GPH_MFOS_MFOS13_Msk (0x1ul << SYS_GPH_MFOS_MFOS13_Pos) |
| #define | SYS_GPH_MFOS_MFOS14_Pos (14) |
| #define | SYS_GPH_MFOS_MFOS14_Msk (0x1ul << SYS_GPH_MFOS_MFOS14_Pos) |
| #define | SYS_GPH_MFOS_MFOS15_Pos (15) |
| #define | SYS_GPH_MFOS_MFOS15_Msk (0x1ul << SYS_GPH_MFOS_MFOS15_Pos) |
| #define | SYS_SRAM_INTCTL_PERRIEN_Pos (0) |
| #define | SYS_SRAM_INTCTL_PERRIEN_Msk (0x1ul << SYS_SRAM_INTCTL_PERRIEN_Pos) |
| #define | SYS_SRAM_STATUS_PERRIF_Pos (0) |
| #define | SYS_SRAM_STATUS_PERRIF_Msk (0x1ul << SYS_SRAM_STATUS_PERRIF_Pos) |
| #define | SYS_SRAM_ERRADDR_ERRADDR_Pos (0) |
| #define | SYS_SRAM_ERRADDR_ERRADDR_Msk (0xfffffffful << SYS_SRAM_ERRADDR_ERRADDR_Pos) |
| #define | SYS_SRAM_BISTCTL_SRBIST0_Pos (0) |
| #define | SYS_SRAM_BISTCTL_SRBIST0_Msk (0x1ul << SYS_SRAM_BISTCTL_SRBIST0_Pos) |
| #define | SYS_SRAM_BISTCTL_SRBIST1_Pos (1) |
| #define | SYS_SRAM_BISTCTL_SRBIST1_Msk (0x1ul << SYS_SRAM_BISTCTL_SRBIST1_Pos) |
| #define | SYS_SRAM_BISTCTL_CRBIST_Pos (2) |
| #define | SYS_SRAM_BISTCTL_CRBIST_Msk (0x1ul << SYS_SRAM_BISTCTL_CRBIST_Pos) |
| #define | SYS_SRAM_BISTCTL_CANBIST_Pos (3) |
| #define | SYS_SRAM_BISTCTL_CANBIST_Msk (0x1ul << SYS_SRAM_BISTCTL_CANBIST_Pos) |
| #define | SYS_SRAM_BISTCTL_USBBIST_Pos (4) |
| #define | SYS_SRAM_BISTCTL_USBBIST_Msk (0x1ul << SYS_SRAM_BISTCTL_USBBIST_Pos) |
| #define | SYS_SRAM_BISTCTL_SPIMBIST_Pos (5) |
| #define | SYS_SRAM_BISTCTL_SPIMBIST_Msk (0x1ul << SYS_SRAM_BISTCTL_SPIMBIST_Pos) |
| #define | SYS_SRAM_BISTCTL_EMCBIST_Pos (6) |
| #define | SYS_SRAM_BISTCTL_EMCBIST_Msk (0x1ul << SYS_SRAM_BISTCTL_EMCBIST_Pos) |
| #define | SYS_SRAM_BISTCTL_PDMABIST_Pos (7) |
| #define | SYS_SRAM_BISTCTL_PDMABIST_Msk (0x1ul << SYS_SRAM_BISTCTL_PDMABIST_Pos) |
| #define | SYS_SRAM_BISTCTL_HSUSBDBIST_Pos (8) |
| #define | SYS_SRAM_BISTCTL_HSUSBDBIST_Msk (0x1ul << SYS_SRAM_BISTCTL_HSUSBDBIST_Pos) |
| #define | SYS_SRAM_BISTCTL_HSUSBHBIST_Pos (9) |
| #define | SYS_SRAM_BISTCTL_HSUSBHBIST_Msk (0x1ul << SYS_SRAM_BISTCTL_HSUSBHBIST_Pos) |
| #define | SYS_SRAM_BISTCTL_SRB0S0_Pos (16) |
| #define | SYS_SRAM_BISTCTL_SRB0S0_Msk (0x1ul << SYS_SRAM_BISTCTL_SRB0S0_Pos) |
| #define | SYS_SRAM_BISTCTL_SRB0S1_Pos (17) |
| #define | SYS_SRAM_BISTCTL_SRB0S1_Msk (0x1ul << SYS_SRAM_BISTCTL_SRB0S1_Pos) |
| #define | SYS_SRAM_BISTCTL_SRB1S0_Pos (18) |
| #define | SYS_SRAM_BISTCTL_SRB1S0_Msk (0x1ul << SYS_SRAM_BISTCTL_SRB1S0_Pos) |
| #define | SYS_SRAM_BISTCTL_SRB1S1_Pos (19) |
| #define | SYS_SRAM_BISTCTL_SRB1S1_Msk (0x1ul << SYS_SRAM_BISTCTL_SRB1S1_Pos) |
| #define | SYS_SRAM_BISTCTL_SRB1S2_Pos (20) |
| #define | SYS_SRAM_BISTCTL_SRB1S2_Msk (0x1ul << SYS_SRAM_BISTCTL_SRB1S2_Pos) |
| #define | SYS_SRAM_BISTCTL_SRB1S3_Pos (21) |
| #define | SYS_SRAM_BISTCTL_SRB1S3_Msk (0x1ul << SYS_SRAM_BISTCTL_SRB1S3_Pos) |
| #define | SYS_SRAM_BISTCTL_SRB1S4_Pos (22) |
| #define | SYS_SRAM_BISTCTL_SRB1S4_Msk (0x1ul << SYS_SRAM_BISTCTL_SRB1S4_Pos) |
| #define | SYS_SRAM_BISTCTL_SRB1S5_Pos (23) |
| #define | SYS_SRAM_BISTCTL_SRB1S5_Msk (0x1ul << SYS_SRAM_BISTCTL_SRB1S5_Pos) |
| #define | SYS_SRAM_BISTSTS_SRBISTEF0_Pos (0) |
| #define | SYS_SRAM_BISTSTS_SRBISTEF0_Msk (0x1ul << SYS_SRAM_BISTSTS_SRBISTEF0_Pos) |
| #define | SYS_SRAM_BISTSTS_SRBISTEF1_Pos (1) |
| #define | SYS_SRAM_BISTSTS_SRBISTEF1_Msk (0x1ul << SYS_SRAM_BISTSTS_SRBISTEF1_Pos) |
| #define | SYS_SRAM_BISTSTS_CRBISTEF_Pos (2) |
| #define | SYS_SRAM_BISTSTS_CRBISTEF_Msk (0x1ul << SYS_SRAM_BISTSTS_CRBISTEF_Pos) |
| #define | SYS_SRAM_BISTSTS_CANBEF_Pos (3) |
| #define | SYS_SRAM_BISTSTS_CANBEF_Msk (0x1ul << SYS_SRAM_BISTSTS_CANBEF_Pos) |
| #define | SYS_SRAM_BISTSTS_USBBEF_Pos (4) |
| #define | SYS_SRAM_BISTSTS_USBBEF_Msk (0x1ul << SYS_SRAM_BISTSTS_USBBEF_Pos) |
| #define | SYS_SRAM_BISTSTS_SRBEND0_Pos (16) |
| #define | SYS_SRAM_BISTSTS_SRBEND0_Msk (0x1ul << SYS_SRAM_BISTSTS_SRBEND0_Pos) |
| #define | SYS_SRAM_BISTSTS_SRBEND1_Pos (17) |
| #define | SYS_SRAM_BISTSTS_SRBEND1_Msk (0x1ul << SYS_SRAM_BISTSTS_SRBEND1_Pos) |
| #define | SYS_SRAM_BISTSTS_CRBEND_Pos (18) |
| #define | SYS_SRAM_BISTSTS_CRBEND_Msk (0x1ul << SYS_SRAM_BISTSTS_CRBEND_Pos) |
| #define | SYS_SRAM_BISTSTS_CANBEND_Pos (19) |
| #define | SYS_SRAM_BISTSTS_CANBEND_Msk (0x1ul << SYS_SRAM_BISTSTS_CANBEND_Pos) |
| #define | SYS_SRAM_BISTSTS_USBBEND_Pos (20) |
| #define | SYS_SRAM_BISTSTS_USBBEND_Msk (0x1ul << SYS_SRAM_BISTSTS_USBBEND_Pos) |
| #define | SYS_HIRCTCTL_FREQSEL_Pos (0) |
| #define | SYS_HIRCTCTL_FREQSEL_Msk (0x3ul << SYS_HIRCTCTL_FREQSEL_Pos) |
| #define | SYS_HIRCTCTL_LOOPSEL_Pos (4) |
| #define | SYS_HIRCTCTL_LOOPSEL_Msk (0x3ul << SYS_HIRCTCTL_LOOPSEL_Pos) |
| #define | SYS_HIRCTCTL_RETRYCNT_Pos (6) |
| #define | SYS_HIRCTCTL_RETRYCNT_Msk (0x3ul << SYS_HIRCTCTL_RETRYCNT_Pos) |
| #define | SYS_HIRCTCTL_CESTOPEN_Pos (8) |
| #define | SYS_HIRCTCTL_CESTOPEN_Msk (0x1ul << SYS_HIRCTCTL_CESTOPEN_Pos) |
| #define | SYS_HIRCTCTL_BOUNDEN_Pos (9) |
| #define | SYS_HIRCTCTL_BOUNDEN_Msk (0x1ul << SYS_HIRCTCTL_BOUNDEN_Pos) |
| #define | SYS_HIRCTCTL_REFCKSEL_Pos (10) |
| #define | SYS_HIRCTCTL_REFCKSEL_Msk (0x1ul << SYS_HIRCTCTL_REFCKSEL_Pos) |
| #define | SYS_HIRCTCTL_BOUNDARY_Pos (16) |
| #define | SYS_HIRCTCTL_BOUNDARY_Msk (0x1ful << SYS_HIRCTCTL_BOUNDARY_Pos) |
| #define | SYS_HIRCTIEN_TFAILIEN_Pos (1) |
| #define | SYS_HIRCTIEN_TFAILIEN_Msk (0x1ul << SYS_HIRCTIEN_TFAILIEN_Pos) |
| #define | SYS_HIRCTIEN_CLKEIEN_Pos (2) |
| #define | SYS_HIRCTIEN_CLKEIEN_Msk (0x1ul << SYS_HIRCTIEN_CLKEIEN_Pos) |
| #define | SYS_HIRCTISTS_FREQLOCK_Pos (0) |
| #define | SYS_HIRCTISTS_FREQLOCK_Msk (0x1ul << SYS_HIRCTISTS_FREQLOCK_Pos) |
| #define | SYS_HIRCTISTS_TFAILIF_Pos (1) |
| #define | SYS_HIRCTISTS_TFAILIF_Msk (0x1ul << SYS_HIRCTISTS_TFAILIF_Pos) |
| #define | SYS_HIRCTISTS_CLKERRIF_Pos (2) |
| #define | SYS_HIRCTISTS_CLKERRIF_Msk (0x1ul << SYS_HIRCTISTS_CLKERRIF_Pos) |
| #define | SYS_HIRCTISTS_OVBDIF_Pos (3) |
| #define | SYS_HIRCTISTS_OVBDIF_Msk (0x1ul << SYS_HIRCTISTS_OVBDIF_Pos) |
| #define | SYS_IRCTCTL_FREQSEL_Pos (0) |
| #define | SYS_IRCTCTL_FREQSEL_Msk (0x3ul << SYS_IRCTCTL_FREQSEL_Pos) |
| #define | SYS_IRCTCTL_LOOPSEL_Pos (4) |
| #define | SYS_IRCTCTL_LOOPSEL_Msk (0x3ul << SYS_IRCTCTL_LOOPSEL_Pos) |
| #define | SYS_IRCTCTL_RETRYCNT_Pos (6) |
| #define | SYS_IRCTCTL_RETRYCNT_Msk (0x3ul << SYS_IRCTCTL_RETRYCNT_Pos) |
| #define | SYS_IRCTCTL_CESTOPEN_Pos (8) |
| #define | SYS_IRCTCTL_CESTOPEN_Msk (0x1ul << SYS_IRCTCTL_CESTOPEN_Pos) |
| #define | SYS_IRCTCTL_REFCKSEL_Pos (10) |
| #define | SYS_IRCTCTL_REFCKSEL_Msk (0x1ul << SYS_IRCTCTL_REFCKSEL_Pos) |
| #define | SYS_IRCTIEN_TFAILIEN_Pos (1) |
| #define | SYS_IRCTIEN_TFAILIEN_Msk (0x1ul << SYS_IRCTIEN_TFAILIEN_Pos) |
| #define | SYS_IRCTIEN_CLKEIEN_Pos (2) |
| #define | SYS_IRCTIEN_CLKEIEN_Msk (0x1ul << SYS_IRCTIEN_CLKEIEN_Pos) |
| #define | SYS_IRCTISTS_FREQLOCK_Pos (0) |
| #define | SYS_IRCTISTS_FREQLOCK_Msk (0x1ul << SYS_IRCTISTS_FREQLOCK_Pos) |
| #define | SYS_IRCTISTS_TFAILIF_Pos (1) |
| #define | SYS_IRCTISTS_TFAILIF_Msk (0x1ul << SYS_IRCTISTS_TFAILIF_Pos) |
| #define | SYS_IRCTISTS_CLKERRIF_Pos (2) |
| #define | SYS_IRCTISTS_CLKERRIF_Msk (0x1ul << SYS_IRCTISTS_CLKERRIF_Pos) |
| #define | SYS_REGLCTL_REGLCTL_Pos (0) |
| #define | SYS_REGLCTL_REGLCTL_Msk (0x1ul << SYS_REGLCTL_REGLCTL_Pos) |
| #define | SYS_PORDISAN_POROFFAN_Pos (0) |
| #define | SYS_PORDISAN_POROFFAN_Msk (0xfffful << SYS_PORDISAN_POROFFAN_Pos) |
| #define | SYS_CSERVER_VERSION_Pos (0) |
| #define | SYS_CSERVER_VERSION_Msk (0xfful << SYS_CSERVER_VERSION_Pos) |
| #define | SYS_PLCTL_PLSEL_Pos (0) |
| #define | SYS_PLCTL_PLSEL_Msk (0x3ul << SYS_PLCTL_PLSEL_Pos) |
| #define | SYS_PLCTL_LVSSTEP_Pos (16) |
| #define | SYS_PLCTL_LVSSTEP_Msk (0x3ful << SYS_PLCTL_LVSSTEP_Pos) |
| #define | SYS_PLCTL_LVSPRD_Pos (24) |
| #define | SYS_PLCTL_LVSPRD_Msk (0xfful << SYS_PLCTL_LVSPRD_Pos) |
| #define | SYS_PLSTS_PLCBUSY_Pos (0) |
| #define | SYS_PLSTS_PLCBUSY_Msk (0x1ul << SYS_PLSTS_PLCBUSY_Pos) |
| #define | SYS_PLSTS_PLSTATUS_Pos (8) |
| #define | SYS_PLSTS_PLSTATUS_Msk (0x3ul << SYS_PLSTS_PLSTATUS_Pos) |
| #define | SYS_AHBMCTL_INTACTEN_Pos (0) |
| #define | SYS_AHBMCTL_INTACTEN_Msk (0x1ul << SYS_AHBMCTL_INTACTEN_Pos) |
| #define | NMI_NMIEN_BODOUT_Pos (0) |
| #define | NMI_NMIEN_BODOUT_Msk (0x1ul << NMI_NMIEN_BODOUT_Pos) |
| #define | NMI_NMIEN_IRC_INT_Pos (1) |
| #define | NMI_NMIEN_IRC_INT_Msk (0x1ul << NMI_NMIEN_IRC_INT_Pos) |
| #define | NMI_NMIEN_PWRWU_INT_Pos (2) |
| #define | NMI_NMIEN_PWRWU_INT_Msk (0x1ul << NMI_NMIEN_PWRWU_INT_Pos) |
| #define | NMI_NMIEN_SRAM_PERR_Pos (3) |
| #define | NMI_NMIEN_SRAM_PERR_Msk (0x1ul << NMI_NMIEN_SRAM_PERR_Pos) |
| #define | NMI_NMIEN_CLKFAIL_Pos (4) |
| #define | NMI_NMIEN_CLKFAIL_Msk (0x1ul << NMI_NMIEN_CLKFAIL_Pos) |
| #define | NMI_NMIEN_RTC_INT_Pos (6) |
| #define | NMI_NMIEN_RTC_INT_Msk (0x1ul << NMI_NMIEN_RTC_INT_Pos) |
| #define | NMI_NMIEN_TAMPER_INT_Pos (7) |
| #define | NMI_NMIEN_TAMPER_INT_Msk (0x1ul << NMI_NMIEN_TAMPER_INT_Pos) |
| #define | NMI_NMIEN_EINT0_Pos (8) |
| #define | NMI_NMIEN_EINT0_Msk (0x1ul << NMI_NMIEN_EINT0_Pos) |
| #define | NMI_NMIEN_EINT1_Pos (9) |
| #define | NMI_NMIEN_EINT1_Msk (0x1ul << NMI_NMIEN_EINT1_Pos) |
| #define | NMI_NMIEN_EINT2_Pos (10) |
| #define | NMI_NMIEN_EINT2_Msk (0x1ul << NMI_NMIEN_EINT2_Pos) |
| #define | NMI_NMIEN_EINT3_Pos (11) |
| #define | NMI_NMIEN_EINT3_Msk (0x1ul << NMI_NMIEN_EINT3_Pos) |
| #define | NMI_NMIEN_EINT4_Pos (12) |
| #define | NMI_NMIEN_EINT4_Msk (0x1ul << NMI_NMIEN_EINT4_Pos) |
| #define | NMI_NMIEN_EINT5_Pos (13) |
| #define | NMI_NMIEN_EINT5_Msk (0x1ul << NMI_NMIEN_EINT5_Pos) |
| #define | NMI_NMIEN_UART0_INT_Pos (14) |
| #define | NMI_NMIEN_UART0_INT_Msk (0x1ul << NMI_NMIEN_UART0_INT_Pos) |
| #define | NMI_NMIEN_UART1_INT_Pos (15) |
| #define | NMI_NMIEN_UART1_INT_Msk (0x1ul << NMI_NMIEN_UART1_INT_Pos) |
| #define | NMI_NMISTS_BODOUT_Pos (0) |
| #define | NMI_NMISTS_BODOUT_Msk (0x1ul << NMI_NMISTS_BODOUT_Pos) |
| #define | NMI_NMISTS_IRC_INT_Pos (1) |
| #define | NMI_NMISTS_IRC_INT_Msk (0x1ul << NMI_NMISTS_IRC_INT_Pos) |
| #define | NMI_NMISTS_PWRWU_INT_Pos (2) |
| #define | NMI_NMISTS_PWRWU_INT_Msk (0x1ul << NMI_NMISTS_PWRWU_INT_Pos) |
| #define | NMI_NMISTS_SRAM_PERR_Pos (3) |
| #define | NMI_NMISTS_SRAM_PERR_Msk (0x1ul << NMI_NMISTS_SRAM_PERR_Pos) |
| #define | NMI_NMISTS_CLKFAIL_Pos (4) |
| #define | NMI_NMISTS_CLKFAIL_Msk (0x1ul << NMI_NMISTS_CLKFAIL_Pos) |
| #define | NMI_NMISTS_RTC_INT_Pos (6) |
| #define | NMI_NMISTS_RTC_INT_Msk (0x1ul << NMI_NMISTS_RTC_INT_Pos) |
| #define | NMI_NMISTS_TAMPER_INT_Pos (7) |
| #define | NMI_NMISTS_TAMPER_INT_Msk (0x1ul << NMI_NMISTS_TAMPER_INT_Pos) |
| #define | NMI_NMISTS_EINT0_Pos (8) |
| #define | NMI_NMISTS_EINT0_Msk (0x1ul << NMI_NMISTS_EINT0_Pos) |
| #define | NMI_NMISTS_EINT1_Pos (9) |
| #define | NMI_NMISTS_EINT1_Msk (0x1ul << NMI_NMISTS_EINT1_Pos) |
| #define | NMI_NMISTS_EINT2_Pos (10) |
| #define | NMI_NMISTS_EINT2_Msk (0x1ul << NMI_NMISTS_EINT2_Pos) |
| #define | NMI_NMISTS_EINT3_Pos (11) |
| #define | NMI_NMISTS_EINT3_Msk (0x1ul << NMI_NMISTS_EINT3_Pos) |
| #define | NMI_NMISTS_EINT4_Pos (12) |
| #define | NMI_NMISTS_EINT4_Msk (0x1ul << NMI_NMISTS_EINT4_Pos) |
| #define | NMI_NMISTS_EINT5_Pos (13) |
| #define | NMI_NMISTS_EINT5_Msk (0x1ul << NMI_NMISTS_EINT5_Pos) |
| #define | NMI_NMISTS_UART0_INT_Pos (14) |
| #define | NMI_NMISTS_UART0_INT_Msk (0x1ul << NMI_NMISTS_UART0_INT_Pos) |
| #define | NMI_NMISTS_UART1_INT_Pos (15) |
| #define | NMI_NMISTS_UART1_INT_Msk (0x1ul << NMI_NMISTS_UART1_INT_Pos) |
SYS register definition header file.
Definition in file sys_reg.h.
| #define NMI_NMIEN_BODOUT_Msk (0x1ul << NMI_NMIEN_BODOUT_Pos) |
NMI_T::NMIEN: BODOUT Mask
| #define NMI_NMIEN_BODOUT_Pos (0) |
@addtogroup NMI_CONST NMI Bit Field Definition Constant Definitions for NMI Controller
NMI_T::NMIEN: BODOUT Position
| #define NMI_NMIEN_CLKFAIL_Msk (0x1ul << NMI_NMIEN_CLKFAIL_Pos) |
NMI_T::NMIEN: CLKFAIL Mask
| #define NMI_NMIEN_CLKFAIL_Pos (4) |
NMI_T::NMIEN: CLKFAIL Position
| #define NMI_NMIEN_EINT0_Msk (0x1ul << NMI_NMIEN_EINT0_Pos) |
NMI_T::NMIEN: EINT0 Mask
| #define NMI_NMIEN_EINT0_Pos (8) |
NMI_T::NMIEN: EINT0 Position
| #define NMI_NMIEN_EINT1_Msk (0x1ul << NMI_NMIEN_EINT1_Pos) |
NMI_T::NMIEN: EINT1 Mask
| #define NMI_NMIEN_EINT1_Pos (9) |
NMI_T::NMIEN: EINT1 Position
| #define NMI_NMIEN_EINT2_Msk (0x1ul << NMI_NMIEN_EINT2_Pos) |
NMI_T::NMIEN: EINT2 Mask
| #define NMI_NMIEN_EINT2_Pos (10) |
NMI_T::NMIEN: EINT2 Position
| #define NMI_NMIEN_EINT3_Msk (0x1ul << NMI_NMIEN_EINT3_Pos) |
NMI_T::NMIEN: EINT3 Mask
| #define NMI_NMIEN_EINT3_Pos (11) |
NMI_T::NMIEN: EINT3 Position
| #define NMI_NMIEN_EINT4_Msk (0x1ul << NMI_NMIEN_EINT4_Pos) |
NMI_T::NMIEN: EINT4 Mask
| #define NMI_NMIEN_EINT4_Pos (12) |
NMI_T::NMIEN: EINT4 Position
| #define NMI_NMIEN_EINT5_Msk (0x1ul << NMI_NMIEN_EINT5_Pos) |
NMI_T::NMIEN: EINT5 Mask
| #define NMI_NMIEN_EINT5_Pos (13) |
NMI_T::NMIEN: EINT5 Position
| #define NMI_NMIEN_IRC_INT_Msk (0x1ul << NMI_NMIEN_IRC_INT_Pos) |
NMI_T::NMIEN: IRC_INT Mask
| #define NMI_NMIEN_IRC_INT_Pos (1) |
NMI_T::NMIEN: IRC_INT Position
| #define NMI_NMIEN_PWRWU_INT_Msk (0x1ul << NMI_NMIEN_PWRWU_INT_Pos) |
NMI_T::NMIEN: PWRWU_INT Mask
| #define NMI_NMIEN_PWRWU_INT_Pos (2) |
NMI_T::NMIEN: PWRWU_INT Position
| #define NMI_NMIEN_RTC_INT_Msk (0x1ul << NMI_NMIEN_RTC_INT_Pos) |
NMI_T::NMIEN: RTC_INT Mask
| #define NMI_NMIEN_RTC_INT_Pos (6) |
NMI_T::NMIEN: RTC_INT Position
| #define NMI_NMIEN_SRAM_PERR_Msk (0x1ul << NMI_NMIEN_SRAM_PERR_Pos) |
NMI_T::NMIEN: SRAM_PERR Mask
| #define NMI_NMIEN_SRAM_PERR_Pos (3) |
NMI_T::NMIEN: SRAM_PERR Position
| #define NMI_NMIEN_TAMPER_INT_Msk (0x1ul << NMI_NMIEN_TAMPER_INT_Pos) |
NMI_T::NMIEN: TAMPER_INT Mask
| #define NMI_NMIEN_TAMPER_INT_Pos (7) |
NMI_T::NMIEN: TAMPER_INT Position
| #define NMI_NMIEN_UART0_INT_Msk (0x1ul << NMI_NMIEN_UART0_INT_Pos) |
NMI_T::NMIEN: UART0_INT Mask
| #define NMI_NMIEN_UART0_INT_Pos (14) |
NMI_T::NMIEN: UART0_INT Position
| #define NMI_NMIEN_UART1_INT_Msk (0x1ul << NMI_NMIEN_UART1_INT_Pos) |
NMI_T::NMIEN: UART1_INT Mask
| #define NMI_NMIEN_UART1_INT_Pos (15) |
NMI_T::NMIEN: UART1_INT Position
| #define NMI_NMISTS_BODOUT_Msk (0x1ul << NMI_NMISTS_BODOUT_Pos) |
NMI_T::NMISTS: BODOUT Mask
| #define NMI_NMISTS_BODOUT_Pos (0) |
NMI_T::NMISTS: BODOUT Position
| #define NMI_NMISTS_CLKFAIL_Msk (0x1ul << NMI_NMISTS_CLKFAIL_Pos) |
NMI_T::NMISTS: CLKFAIL Mask
| #define NMI_NMISTS_CLKFAIL_Pos (4) |
NMI_T::NMISTS: CLKFAIL Position
| #define NMI_NMISTS_EINT0_Msk (0x1ul << NMI_NMISTS_EINT0_Pos) |
NMI_T::NMISTS: EINT0 Mask
| #define NMI_NMISTS_EINT0_Pos (8) |
NMI_T::NMISTS: EINT0 Position
| #define NMI_NMISTS_EINT1_Msk (0x1ul << NMI_NMISTS_EINT1_Pos) |
NMI_T::NMISTS: EINT1 Mask
| #define NMI_NMISTS_EINT1_Pos (9) |
NMI_T::NMISTS: EINT1 Position
| #define NMI_NMISTS_EINT2_Msk (0x1ul << NMI_NMISTS_EINT2_Pos) |
NMI_T::NMISTS: EINT2 Mask
| #define NMI_NMISTS_EINT2_Pos (10) |
NMI_T::NMISTS: EINT2 Position
| #define NMI_NMISTS_EINT3_Msk (0x1ul << NMI_NMISTS_EINT3_Pos) |
NMI_T::NMISTS: EINT3 Mask
| #define NMI_NMISTS_EINT3_Pos (11) |
NMI_T::NMISTS: EINT3 Position
| #define NMI_NMISTS_EINT4_Msk (0x1ul << NMI_NMISTS_EINT4_Pos) |
NMI_T::NMISTS: EINT4 Mask
| #define NMI_NMISTS_EINT4_Pos (12) |
NMI_T::NMISTS: EINT4 Position
| #define NMI_NMISTS_EINT5_Msk (0x1ul << NMI_NMISTS_EINT5_Pos) |
NMI_T::NMISTS: EINT5 Mask
| #define NMI_NMISTS_EINT5_Pos (13) |
NMI_T::NMISTS: EINT5 Position
| #define NMI_NMISTS_IRC_INT_Msk (0x1ul << NMI_NMISTS_IRC_INT_Pos) |
NMI_T::NMISTS: IRC_INT Mask
| #define NMI_NMISTS_IRC_INT_Pos (1) |
NMI_T::NMISTS: IRC_INT Position
| #define NMI_NMISTS_PWRWU_INT_Msk (0x1ul << NMI_NMISTS_PWRWU_INT_Pos) |
NMI_T::NMISTS: PWRWU_INT Mask
| #define NMI_NMISTS_PWRWU_INT_Pos (2) |
NMI_T::NMISTS: PWRWU_INT Position
| #define NMI_NMISTS_RTC_INT_Msk (0x1ul << NMI_NMISTS_RTC_INT_Pos) |
NMI_T::NMISTS: RTC_INT Mask
| #define NMI_NMISTS_RTC_INT_Pos (6) |
NMI_T::NMISTS: RTC_INT Position
| #define NMI_NMISTS_SRAM_PERR_Msk (0x1ul << NMI_NMISTS_SRAM_PERR_Pos) |
NMI_T::NMISTS: SRAM_PERR Mask
| #define NMI_NMISTS_SRAM_PERR_Pos (3) |
NMI_T::NMISTS: SRAM_PERR Position
| #define NMI_NMISTS_TAMPER_INT_Msk (0x1ul << NMI_NMISTS_TAMPER_INT_Pos) |
NMI_T::NMISTS: TAMPER_INT Mask
| #define NMI_NMISTS_TAMPER_INT_Pos (7) |
NMI_T::NMISTS: TAMPER_INT Position
| #define NMI_NMISTS_UART0_INT_Msk (0x1ul << NMI_NMISTS_UART0_INT_Pos) |
NMI_T::NMISTS: UART0_INT Mask
| #define NMI_NMISTS_UART0_INT_Pos (14) |
NMI_T::NMISTS: UART0_INT Position
| #define NMI_NMISTS_UART1_INT_Msk (0x1ul << NMI_NMISTS_UART1_INT_Pos) |
NMI_T::NMISTS: UART1_INT Mask
| #define NMI_NMISTS_UART1_INT_Pos (15) |
NMI_T::NMISTS: UART1_INT Position
1.8.15